GRAPHICS ASIC DESIGN USING VHDL

被引:0
|
作者
WHITE, M
WALLER, MD
DUNNETT, GJ
LISTER, PF
GRIMSDALE, RL
机构
[1] Centre for VLSI and Computer Graphics, School of Engineering, University of Sussex, Falmer, Brighton
关键词
D O I
10.1016/0097-8493(94)00156-S
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The design of graphics ASICs for geometry and rasterisation processing has traditionally involved the use of schematic design entry whereby functional blocks are netlisted and instantiated on the schematic. This methodology is fine at the top most hierarchical levels of a design but becomes tedious and error prone at the lower gate levels. Often these designs are targeted at custom ASICs through the use of silicon compiler technology. Unfortunately, this is an expensive and risky approach to implementing these ASICs, particularly for University research laboratories where additional funding may not be available to cover non-recurring engineering costs, such as multiple mask runs, which may be needed due to design errors. This paper presents an alternative to these traditional approaches. A new approach, top down ASIC design with logic synthesis and optimisation targeting FPGA ASICs, is presented. Furthermore, exciting new reconfigurable FPGA, FPIC, and MCM technologies are now becoming available at a fraction of the cost of ASIC fabrication. These are ideal for prototyping, and we can reuse this technology for many new graphics hardware designs. We demonstrate through some examples of our graphics rasterisation hardware the benefits of this new approach.
引用
收藏
页码:301 / 308
页数:8
相关论文
共 50 条
  • [21] An Instructional Processor Design using VHDL and an FPGA
    Hayne, Ronald J.
    2011 ASEE ANNUAL CONFERENCE & EXPOSITION, 2011,
  • [22] Encryption Design Based on FPGA using VHDL
    Abdulwahab, Murtada M.
    Alzubaidi, Abdul Rasoul J.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2012, 12 (12): : 96 - 100
  • [23] Design and Implementation of Viterbi Decoder Using VHDL
    Thakur, Akash
    Chattopadhyay, Manju K.
    3RD INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2017), 2018, 331
  • [24] Design of RISC Processor Using VHDL and Cadence
    Moslehpour, Saeid
    Puliroju, Chandrasekhar
    Abu-aisheh, Akram
    ADVANCES TECHNIQUES IN COMPUTING SCIENCES AND SOFTWARE ENGINEERING, 2010, : 517 - 525
  • [25] VHDL Design Automation Using Evolutionary Computation
    Kojima, Kazuyuki
    ISIE: 2009 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, 2009, : 353 - 358
  • [26] CAD Tool Autogeneration of VHDL FFT for FPGA/ASIC Implementation
    Schmuland, Todd E.
    Jamali, Mohsin M.
    Longbrake, Matthew B.
    Buxa, Peter E.
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 237 - 240
  • [27] CAE GIANT MENTOR GRAPHICS BITES THE VHDL BULLET
    MCLEOD, J
    ELECTRONICS, 1989, 62 (02): : 77 - 79
  • [28] 微机环境下基于VHDL的ASIC设计
    赵青
    王爱英
    孙军
    计算机工程与应用, 1993, (Z2) : 56 - 59+55
  • [29] KINEMATIC DESIGN USING COMPUTER GRAPHICS
    LORENZO, JJ
    CHAO, G
    WOO, LS
    FREUDENS.F
    MECHANICAL ENGINEERING, 1968, 90 (11) : 67 - &
  • [30] Optical design using computer graphics
    Howard, JM
    APPLIED OPTICS, 2001, 40 (19) : 3225 - 3231