GRAPHICS ASIC DESIGN USING VHDL

被引:0
|
作者
WHITE, M
WALLER, MD
DUNNETT, GJ
LISTER, PF
GRIMSDALE, RL
机构
[1] Centre for VLSI and Computer Graphics, School of Engineering, University of Sussex, Falmer, Brighton
关键词
D O I
10.1016/0097-8493(94)00156-S
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The design of graphics ASICs for geometry and rasterisation processing has traditionally involved the use of schematic design entry whereby functional blocks are netlisted and instantiated on the schematic. This methodology is fine at the top most hierarchical levels of a design but becomes tedious and error prone at the lower gate levels. Often these designs are targeted at custom ASICs through the use of silicon compiler technology. Unfortunately, this is an expensive and risky approach to implementing these ASICs, particularly for University research laboratories where additional funding may not be available to cover non-recurring engineering costs, such as multiple mask runs, which may be needed due to design errors. This paper presents an alternative to these traditional approaches. A new approach, top down ASIC design with logic synthesis and optimisation targeting FPGA ASICs, is presented. Furthermore, exciting new reconfigurable FPGA, FPIC, and MCM technologies are now becoming available at a fraction of the cost of ASIC fabrication. These are ideal for prototyping, and we can reuse this technology for many new graphics hardware designs. We demonstrate through some examples of our graphics rasterisation hardware the benefits of this new approach.
引用
收藏
页码:301 / 308
页数:8
相关论文
共 50 条
  • [11] Design of Evaluation Board for Image Processing ASIC and VHDL Implementation of FPGA Interface
    Chaitra, M.
    Aravind, H. S.
    Shayanam, Anantha G. R.
    Bohara, Harish
    Shiak, Najeer Ahmmad
    Srividhya, S.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 1284 - 1288
  • [12] Verification of ASIC designs in VHDL using computer-aided reasoning
    Stabler, EP
    Nassif, MP
    Paragi, RJ
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 163 - 166
  • [13] Logic design using VHDL
    Moussavi, Massoud
    Proceedings - Frontiers in Education Conference, 1999, 3 : 4 - 22
  • [14] 浅析ASIC技术与VHDL语言
    张宏宇
    方建
    邱卫国
    光电对抗与无源干扰, 2002, (03) : 30 - 32
  • [15] Fast prototyping of an ASIC for ATM application using a synthesizable VHDL flexible library
    Claretto, S
    Filippi, E
    Montanaro, A
    Paolini, M
    Turolla, M
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 88 - 94
  • [16] FACE-OFF - VHDL VS VERILOG HDL FOR ASIC DESIGN AND SIGN-OFF
    LEVIA, O
    SANGUIINETTI, J
    COMPUTER DESIGN, 1994, 33 (13): : A14 - A17
  • [17] VITAL——设计ASIC模型的VHDL基准
    边计年
    计算机辅助设计与图形学学报, 1998, (02) : 66 - 71
  • [18] ASIC DESIGNERS TURN TO VHDL TOOLS DESPITE OBSTACLES
    EGAN, BT
    COMPUTER DESIGN, 1992, 31 (02): : 55 - &
  • [19] An interface ASIC design using FPGA
    Luo, JJ
    Deng, XC
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 224 - 227
  • [20] USING VHDL FOR PROGRAMMABLE-LOGIC DESIGN
    HOLLEY, M
    ELECTRONIC DESIGN, 1994, 42 (21) : 76 - 76