GRAPHICS ASIC DESIGN USING VHDL

被引:0
|
作者
WHITE, M
WALLER, MD
DUNNETT, GJ
LISTER, PF
GRIMSDALE, RL
机构
[1] Centre for VLSI and Computer Graphics, School of Engineering, University of Sussex, Falmer, Brighton
关键词
D O I
10.1016/0097-8493(94)00156-S
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The design of graphics ASICs for geometry and rasterisation processing has traditionally involved the use of schematic design entry whereby functional blocks are netlisted and instantiated on the schematic. This methodology is fine at the top most hierarchical levels of a design but becomes tedious and error prone at the lower gate levels. Often these designs are targeted at custom ASICs through the use of silicon compiler technology. Unfortunately, this is an expensive and risky approach to implementing these ASICs, particularly for University research laboratories where additional funding may not be available to cover non-recurring engineering costs, such as multiple mask runs, which may be needed due to design errors. This paper presents an alternative to these traditional approaches. A new approach, top down ASIC design with logic synthesis and optimisation targeting FPGA ASICs, is presented. Furthermore, exciting new reconfigurable FPGA, FPIC, and MCM technologies are now becoming available at a fraction of the cost of ASIC fabrication. These are ideal for prototyping, and we can reuse this technology for many new graphics hardware designs. We demonstrate through some examples of our graphics rasterisation hardware the benefits of this new approach.
引用
收藏
页码:301 / 308
页数:8
相关论文
共 50 条
  • [31] Optical design using computer graphics
    Howard, Joseph M.
    Applied Optics, 2001, 40 (19): : 3225 - 3231
  • [32] Using Structured ASIC to Improve Design Productivity
    Tsai, Yu-Wen
    Wu, Kun-Chen
    Tung, Hui-Hsiang
    Lin, Rung-Bin
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 137 - +
  • [33] Vector control system design and analysis using VHDL
    Cirstea, M
    Aounis, A
    McCormick, M
    Urwin, P
    PESC 2001: 32ND ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-4, CONFERENCE PROCEEDINGS, 2001, : 81 - 84
  • [34] Design and Simulation of Digital Frequency Meter using VHDL
    Pardhu, Thottempudi
    Harshitha, Sunkara
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [35] ASIC design
    Tuck, Barbara
    Computer Design, 1995, 34 (08):
  • [36] ASIC DESIGN
    SCARABOTTOLO, N
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 343 - 343
  • [37] ASIC design
    Comput Des, 7 (66):
  • [38] VHDL-to-graphics conversion with new Visual HDL option
    Mann, D
    ELECTRONIC ENGINEERING, 1997, 69 (844): : 25 - 25
  • [39] 基于VHDL的ASIC芯片开发平台的研制
    沈祖斌
    科技创业月刊, 2006, (05) : 173 - 174
  • [40] A VHDL DESIGN ENVIRONMENT
    MARSCHNER, E
    VLSI SYSTEMS DESIGN, 1988, 9 (09): : 40 - &