共 50 条
- [41] Design of low power, high speed multiplier using optimized PDP full adder Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
- [43] Advanced Multiplier Design and Implementation using Hancarlson Adder 2018 INTERNATIONAL CONFERENCE ON INTELLIGENT AND INNOVATIVE COMPUTING APPLICATIONS (ICONIC), 2018, : 379 - 383
- [44] Canonical Signed Digit Representation of Quadrature Mirror Filter Using Genetic Algorithm PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 65 - 68
- [45] Canonical quaternary signed-digit arithmetic using optoelectronics symbolic substitution OPTICS AND LASER TECHNOLOGY, 1996, 28 (05): : 397 - 403
- [46] Design of 2-D IIR filters with canonical signed-digit coefficients using genetic algorithm Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 633 - 635
- [47] Efficient squaring circuit using canonical signed-digit number representation IEICE ELECTRONICS EXPRESS, 2014, 11 (02):
- [48] Design of Low Power Montgomery Multiplier Using Clock Technique ADVANCES IN BIOINFORMATICS, MULTIMEDIA, AND ELECTRONICS CIRCUITS AND SIGNALS, 2020, 1064 : 1 - 13
- [49] Low-Power Multiplier Design Using a Bypassing Technique Journal of Signal Processing Systems, 2009, 57 : 331 - 338
- [50] Design of Low-Power Multiplier Using UCSLA Technique ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126