Design of canonical signed digit multiplier using spurious power suppression technique adder

被引:0
|
作者
K. P J. [1 ]
Miranda P.S. [1 ]
Shri K.A. [1 ]
机构
[1] Department of Electronics and Communication Engineering, St Joseph Engineering College, Mangaluru
来源
关键词
Canonical signed digit; CSD; FFT; Low power; Most significant part; SPST;
D O I
10.1186/s44147-023-00254-0
中图分类号
学科分类号
摘要
Reducing power consumption is a major challenge in developing integrated processors for smart portable devices. This is particularly important for extending battery life and ensuring extended usage of the device. However, some DSP processing applications involve complex algorithms that consume more power, which poses a significant challenge in designing DSP applications for VLSI circuits. To address this issue, low-power consumption methodologies are required. Although various strategies have been developed to reduce power consumption, they have not demonstrated a significant decrease in dynamic power consumption, which is the primary factor determining the total amount of power dissipation. The focus of this research is to develop a low-power multiplier using the spurious power suppression technique (SPST), a method that divides the arithmetic unit into the most significant part (MSP) and least significant part (LSP) and turns off the MSP when it is not required for computation. This approach reduces dynamic power and overall power consumption of the VLSI combinational circuit. The proposed system also utilizes canonical signed digit (CSD) representation to further reduce power usage. The system was designed using Cadence design suite, and the results showed a significant reduction of 35.8% in power consumption for a 32-bit SPST-enabled CSD multiplier. The proposed system’s total power consumption is 0.561 mW. Additionally, the proposed system was used in a power and area-efficient 256-point FFT architecture, resulting in an 86.6% reduction in power consumption. This system is suitable for real-time applications such as systems that use orthogonal frequency division multiplexing. © 2023, The Author(s).
引用
收藏
相关论文
共 50 条
  • [31] Efficient transform using canonical signed digit in reversible color transforms
    Yang, Sejung
    Lee, Byung-Uk
    JOURNAL OF ELECTRONIC IMAGING, 2009, 18 (03)
  • [32] Design of Signal Word Decomposed Filters with Canonical-Signed Digit coefficients
    Tanaka, M
    Nishihara, A
    IEEE 2000 TENCON PROCEEDINGS, VOLS I-III: INTELLIGENT SYSTEMS AND TECHNOLOGIES FOR THE NEW MILLENNIUM, 2000, : 482 - 486
  • [33] Design of quadrature mirror-filter banks with canonical signed digit coefficients using genetic algorithm
    Uppalapati, H
    Rastgar, H
    Ahmadi, M
    Sid-Ahmed, MA
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 682 - 686
  • [34] A Novel High-Speed Low-Power Binary Signed-Digit Adder
    Timarchi, Somayeh
    Ghayour, Parham
    Shahbahrami, Asadollah
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 70 - 74
  • [35] Low-Power Design for a Digit-Serial Polynomial Basis Finite Field Multiplier Using Factoring Technique
    Namin, Shoaleh Hashemi
    Wu, Huapeng
    Ahmadi, Majid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 441 - 449
  • [36] OPTICAL MODIFIED SIGNED DIGIT ADDER USING POLARIZATION-CODED SYMBOLIC SUBSTITUTION
    RAMAMOORTHY, PA
    ANTONY, S
    OPTICAL ENGINEERING, 1987, 26 (08) : 821 - 825
  • [37] FPGA implementation of a canonical signed digit multiplier-less based FFT processor for wireless communication applications
    Benhamid, Mahinud
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 641 - +
  • [38] Negabinary Signed-Digit Adder: All-Optical Polarization-Encoded Design
    Cherri, A. K.
    Khachab, N. I.
    Hajjiah, A. T.
    2013 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE 2013), 2013, : 142 - 145
  • [39] Design of Low Power Digital Multiplier Using Dual Threshold Voltage Adder Module
    Raja, L.
    Prabhu, B. M.
    Thanushkodi, K.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 1179 - 1186
  • [40] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,