A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [1] High-Speed Binary Signed-Digit RNS Adder with Posibit and Negabit Encoding
    Timarchi, Somayeh
    Saremi, Maryam
    Fazlali, Mahmood
    Gaydadjiev, Georgi
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 58 - +
  • [2] HIGH-SPEED MODULAR MULTIPLIERS BASED ON A NEW BINARY SIGNED-DIGIT ADDER TREE STRUCTURE
    Zhang, Mingda
    Wei, Shugang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)
  • [3] High-Speed Modular Multipliers Based on a New Binary Signed-Digit Adder Tree Structure
    Zhang, Mingda
    Wei, Shugang
    PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES 2010), 2010, : 615 - 619
  • [4] A high-speed binary to residue converter using a signed-digit number representation
    Syuto, M
    Satake, E
    Tanno, K
    Ishizuka, O
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (05) : 903 - 905
  • [5] Comparison of a Binary Signed-Digit Adder with Conventional Binary Adder Circuits on Layout Level
    Kliemt, Johannes
    Fritscher, Markus
    Fey, Dietmar
    ARCHITECTURE OF COMPUTING SYSTEMS, ARCS 2024, 2024, 14842 : 237 - 249
  • [6] Incorporating area-time flexibility to a Binary Signed-Digit adder
    Lam, SK
    Srikanthan, T
    Goyal, N
    Tyagi, N
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 485 - 489
  • [7] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [8] Design and Implementation of Modified Signed-Digit Adder
    Peng, Junjie
    Shen, Rong
    Jin, Yi
    Shen, Yunfu
    Luo, Sheng
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (05) : 1134 - 1143
  • [9] A HIGH-SPEED REVERSIBLE LOW-POWER ERROR TOLERANT ADDER
    Raheem, M. A.
    Gupta, Harsh
    Fatima, Kaleem
    Adil, Osman
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 178 - 183
  • [10] BINARY SIGNED-DIGIT REPRESENTATIONS IN PAPERFOLDING
    Bates, Bruce
    Bunder, Martin
    Tognetti, Keith
    BULLETIN OF THE AUSTRALIAN MATHEMATICAL SOCIETY, 2022, 106 (03) : 363 - 375