A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [21] A novel Redundant Binary Signed-Digit (RBSD) Booth's Encoding
    Besli, N
    Deshmukh, RG
    IEEE SOUTHEASTCON 2002: PROCEEDINGS, 2002, : 426 - 431
  • [22] A Low-Power Recurrence-Based Radix 4 Divider Using Signed-Digit Addition
    Gaalswyk, Matthew F.
    Stine, James E.
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 392 - 397
  • [23] BINARY-COMPATIBLE SIGNED-DIGIT ARITHMETIC
    AVIZIENIS, A
    COMMUNICATIONS OF THE ACM, 1964, 7 (10) : 569 - 569
  • [24] VLSI implementation of a low-power high-speed self-timed adder
    Corsonello, P
    Perri, S
    Cocorullo, G
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 195 - 204
  • [25] High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder
    Shrestha, Rahul
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [26] An Enhanced Low-Power High-Speed Adder For Error-Tolerant Application
    Zhu, Ning
    Goh, Wang Ling
    Yeo, Kiat Seng
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 400 - 403
  • [27] HIGH-SPEED BINARY ADDER
    LING, H
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1981, 25 (2-3) : 156 - 166
  • [28] A 10-transistor low-power high-speed full adder cell
    Mahmoud, HA
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 43 - 46
  • [29] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [30] Two novel low-power and high-speed dynamic carbon nanotube full-adder cells
    Bagherizadeh, Mehdi
    Eshghi, Mohammad
    NANOSCALE RESEARCH LETTERS, 2011, 6 : 1 - 7