A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [11] A novel 10-transisitor low-power high-speed full adder cell
    Lu, JM
    Shu, Y
    Lin, ZH
    Wang, L
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 1155 - 1158
  • [12] Low Power Design of Binary Signed Digit Residue Number System Adder
    Armand, Adib
    Timarchi, Somayeh
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 844 - 848
  • [13] SYMBOLIC SUBSTITUTION MODIFIED SIGNED-DIGIT OPTICAL ADDER
    CASASENT, D
    WOODFORD, P
    APPLIED OPTICS, 1994, 33 (08): : 1498 - 1506
  • [14] Novel Binary Signed-Digit Addition Algorithm for FPGA Implementation
    Tanaka, Yuuki
    Suzuki, Yuuki
    Wei, Shugang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (09)
  • [15] CMOS RADIX-2 SIGNED-DIGIT ADDER BY BINARY CODE REPRESENTATION.
    Nakanishi, Tadashi
    Yamauchi, Hironori
    Yoshimura, Hiroshi
    Transactions of the Institute of Electronics and Communication Engineers of Japan. Section E, 1986, E69 (04): : 261 - 263
  • [16] Design and Implementation of High Speed Signed Digit Adder
    Muragod, Varsha M.
    Rudagi, J. M.
    COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 673 - +
  • [17] A Low-Power Yet High-Speed Configurable Adder for Approximate Computing
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [18] A 16-bit High-Speed Low-Power Hybrid Adder
    Hussein, Assem
    Gaudet, Vincent
    Mostafa, Hassan
    Elmasry, Mohamed
    2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 313 - 316
  • [19] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [20] A signed-digit architecture for residue to binary transformation
    Pourbigharaz, F
    Yassine, HM
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (10) : 1146 - 1150