A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [31] Two novel low-power and high-speed dynamic carbon nanotube full-adder cells
    Mehdi Bagherizadeh
    Mohammad Eshghi
    Nanoscale Research Letters, 6
  • [32] Systematic design of high-speed and low-power digit-serial multipliers
    Univ of Minnesota, Minneapolis, United States
    IEEE Trans Circuits Syst II Analog Digital Signal Process, 12 (1585-1596):
  • [33] Systematic design of high-speed and low-power digit-serial multipliers
    Chang, YN
    Satyanarayana, JH
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (12) : 1585 - 1596
  • [34] Maximally Redundant High-Radix Signed-Digit Adder: New Algorithm and Implementation
    Timarchi, Somayeh
    Navi, Keivan
    Kavehei, Omid
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 97 - +
  • [35] Binary canonic signed digit multiplier for high-speed digital signal processing
    Lo Iacono, D
    Ronchi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 205 - 208
  • [36] Optoelectronics recoded trinary signed-digit adder using optical correlators
    Cherri, AK
    Habib, MK
    Alam, MS
    PROCEEDINGS OF THE IEEE 1997 AEROSPACE AND ELECTRONICS CONFERENCE - NAECON 1997, VOLS 1 AND 2, 1997, : 495 - 502
  • [37] A low-power FIR filter using combined residue and radix-2 signed-digit representation
    Lindahl, A
    Bengtsson, L
    DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 42 - 47
  • [38] Binary signed-digit integers and the Stern diatomic sequence
    Laura Monroe
    Designs, Codes and Cryptography, 2021, 89 : 2653 - 2662
  • [39] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4083 - 4096
  • [40] Signed-digit adder using electronically addressable spatial light modulator
    Iftekharuddin, KM
    Awwal, AAS
    Salam, MA
    OPTICAL ENGINEERING, 2001, 40 (11) : 2442 - 2445