Design of canonical signed digit multiplier using spurious power suppression technique adder

被引:0
|
作者
K. P J. [1 ]
Miranda P.S. [1 ]
Shri K.A. [1 ]
机构
[1] Department of Electronics and Communication Engineering, St Joseph Engineering College, Mangaluru
来源
关键词
Canonical signed digit; CSD; FFT; Low power; Most significant part; SPST;
D O I
10.1186/s44147-023-00254-0
中图分类号
学科分类号
摘要
Reducing power consumption is a major challenge in developing integrated processors for smart portable devices. This is particularly important for extending battery life and ensuring extended usage of the device. However, some DSP processing applications involve complex algorithms that consume more power, which poses a significant challenge in designing DSP applications for VLSI circuits. To address this issue, low-power consumption methodologies are required. Although various strategies have been developed to reduce power consumption, they have not demonstrated a significant decrease in dynamic power consumption, which is the primary factor determining the total amount of power dissipation. The focus of this research is to develop a low-power multiplier using the spurious power suppression technique (SPST), a method that divides the arithmetic unit into the most significant part (MSP) and least significant part (LSP) and turns off the MSP when it is not required for computation. This approach reduces dynamic power and overall power consumption of the VLSI combinational circuit. The proposed system also utilizes canonical signed digit (CSD) representation to further reduce power usage. The system was designed using Cadence design suite, and the results showed a significant reduction of 35.8% in power consumption for a 32-bit SPST-enabled CSD multiplier. The proposed system’s total power consumption is 0.561 mW. Additionally, the proposed system was used in a power and area-efficient 256-point FFT architecture, resulting in an 86.6% reduction in power consumption. This system is suitable for real-time applications such as systems that use orthogonal frequency division multiplexing. © 2023, The Author(s).
引用
收藏
相关论文
共 50 条
  • [21] Design exploration of a spurious power suppression technique (SPST) and its applications
    Chen, Kuan-Hung
    Chao, Kuo-Chuan
    Wang, Jinn-Shyan
    Chu, Yuan-Sun
    Guo, Jiun-In
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 341 - 344
  • [22] Design of Fault Tolerant Multiplier Using Self checking adder and GDI Technique
    Swarna, Mary
    Gade, Latha
    Rooban, S.
    2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [23] Design of complementary filter pairs with canonical signed-digit coefficients using genetic algorithm
    Li, L
    Ahmadi, M
    Sid-Ahmed, MA
    ICECS 2004: 11TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, 2004, : 611 - 614
  • [24] Novel High speed Vedic Multiplier proposal incorporating Adder based on Quaternary Signed Digit number system
    Dalmia, Preyesh
    Vikas
    Parashar, Abhinav
    Tomar, Akshi
    Pandey, Neeta
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 289 - 294
  • [25] Optoelectronics recoded trinary signed-digit adder using optical correlators
    Cherri, AK
    Habib, MK
    Alam, MS
    PROCEEDINGS OF THE IEEE 1997 AEROSPACE AND ELECTRONICS CONFERENCE - NAECON 1997, VOLS 1 AND 2, 1997, : 495 - 502
  • [26] IMPROVED FLOATING POINT MULTIPLIER DESIGN BASED ON CANONICAL SIGN DIGIT
    Saha, P.
    Bhattacharyya, P.
    Dandapat, A.
    INTERNATIONAL JOURNAL OF TECHNOLOGY, 2014, 5 (01) : 22 - 31
  • [27] Compact signed-digit adder using multiple-valued logic
    Gonzalez, AF
    Mazumder, P
    SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 96 - 113
  • [28] Signed-digit adder using electronically addressable spatial light modulator
    Iftekharuddin, KM
    Awwal, AAS
    Salam, MA
    OPTICAL ENGINEERING, 2001, 40 (11) : 2442 - 2445
  • [29] Fast Parallel Montgomery Binary Exponentiation Algorithm Using Canonical-Signed-Digit Recoding Technique
    Wu, Chia-Long
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PROCEEDINGS, 2009, 5574 : 428 - 438
  • [30] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    VLSI DESIGN, 2013,