Novel High speed Vedic Multiplier proposal incorporating Adder based on Quaternary Signed Digit number system

被引:2
|
作者
Dalmia, Preyesh [1 ]
Vikas [1 ]
Parashar, Abhinav [1 ]
Tomar, Akshi [1 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, New Delhi, India
关键词
Multiplier; Quaternary Signed Digit adder [QSD; Urdhva Tiryagbhyam; Vedic Mathematics;
D O I
10.1109/VLSID.2018.78
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed Vedic multiplier based on the Urdhva Tiryagbhyam sutra of Vedic mathematics that incorporates a novel adder based on Quaternary Signed digit number system. Three operations are inherent in multiplication: partial products generation, partial products reduction and addition. A fast adder architecture therefore greatly enhances the speed of the overall process. A Quaternary logic adder architecture is proposed that works on a hybrid of binary and quaternary number systems. A given binary string is first divided into quaternary digits of 2 bits each followed by parallel addition reducing the carry propagation delay. The design doesn't require a radix conversion module as the sum is directly generated in binary using the novel concept of an adjusting bit. The proposed multiplier design is compared with a Vedic multiplier based on multi voltage or multi value logic [MVL], Vedic Multiplier that incorporates a QSD adder with a conversion module for quaternary to binary conversion, Vedic multiplier that uses Carry Select Adder and a commonly used fast multiplication mechanism such as Booth multiplier. All these designs have been developed using Verilog HDL and synthesized by Synopsys Design Compiler. They have been realized using the open source NAN gate 15nm technology library. The proposal shows a maximum of 88.75% speed improvement with respect to Multi Value logic based 128x128 Vedic multiplier while the minimum is 17.47%.
引用
收藏
页码:289 / 294
页数:6
相关论文
共 50 条
  • [1] FPGA Implementation of Unsigned Multiplier Circuit Based on Quaternary Signed Digit Number System
    Thakur, Radhika
    Jain, Shruti
    Sood, Meenakshi
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 637 - 641
  • [2] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [3] Design and Implementation of High Speed Signed Digit Adder
    Muragod, Varsha M.
    Rudagi, J. M.
    COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 673 - +
  • [4] Implementation of High Speed Vedic Multiplier using Modified Adder
    Akila, M.
    Gowribala, C.
    Shaby, S. Maflin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 2244 - 2248
  • [5] Han–Carlson adder based high-speed Vedic multiplier for complex multiplication
    Tapsi Gupta
    Janki Ballabh Sharma
    Microsystem Technologies, 2018, 24 : 3901 - 3906
  • [6] A High Speed Redundant-Signed-Digit Based Montgomery Modular Multiplier
    Shah, Yasir Ali
    Khan, Safiullah
    Javeed, Khalid
    Azmat, Shoaib
    2018 INTERNATIONAL CONFERENCE ON ENGINEERING & EMERGING TECHNOLOGIES (ICEET), 2018, : 119 - 124
  • [7] Han-Carlson adder based high-speed Vedic multiplier for complex multiplication
    Gupta, Tapsi
    Sharma, Janki Ballabh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (09): : 3901 - 3906
  • [8] Design High Speed FIR Filter based on Complex Vedic Multiplier using CBL Adder
    Thakur, Anjali Singh
    Tiwari, Vibha
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 559 - 563
  • [9] A Novel High-Speed Low-Power Binary Signed-Digit Adder
    Timarchi, Somayeh
    Ghayour, Parham
    Shahbahrami, Asadollah
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 70 - 74
  • [10] Low Power Design of Binary Signed Digit Residue Number System Adder
    Armand, Adib
    Timarchi, Somayeh
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 844 - 848