Novel High speed Vedic Multiplier proposal incorporating Adder based on Quaternary Signed Digit number system

被引:2
|
作者
Dalmia, Preyesh [1 ]
Vikas [1 ]
Parashar, Abhinav [1 ]
Tomar, Akshi [1 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, New Delhi, India
关键词
Multiplier; Quaternary Signed Digit adder [QSD; Urdhva Tiryagbhyam; Vedic Mathematics;
D O I
10.1109/VLSID.2018.78
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed Vedic multiplier based on the Urdhva Tiryagbhyam sutra of Vedic mathematics that incorporates a novel adder based on Quaternary Signed digit number system. Three operations are inherent in multiplication: partial products generation, partial products reduction and addition. A fast adder architecture therefore greatly enhances the speed of the overall process. A Quaternary logic adder architecture is proposed that works on a hybrid of binary and quaternary number systems. A given binary string is first divided into quaternary digits of 2 bits each followed by parallel addition reducing the carry propagation delay. The design doesn't require a radix conversion module as the sum is directly generated in binary using the novel concept of an adjusting bit. The proposed multiplier design is compared with a Vedic multiplier based on multi voltage or multi value logic [MVL], Vedic Multiplier that incorporates a QSD adder with a conversion module for quaternary to binary conversion, Vedic multiplier that uses Carry Select Adder and a commonly used fast multiplication mechanism such as Booth multiplier. All these designs have been developed using Verilog HDL and synthesized by Synopsys Design Compiler. They have been realized using the open source NAN gate 15nm technology library. The proposal shows a maximum of 88.75% speed improvement with respect to Multi Value logic based 128x128 Vedic multiplier while the minimum is 17.47%.
引用
收藏
页码:289 / 294
页数:6
相关论文
共 50 条
  • [31] Redundant-Signed-Digit-Based High Speed Elliptic Curve Cryptographic Processor
    Shah, Yasir A.
    Javeed, Khalid
    Azmat, Shoaib
    Wang, Xiaojun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [32] Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder
    Sadhasivam, P.
    Manikandan, M.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 458 - 461
  • [33] A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics
    Verma, V
    Thapliyal, H
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 361 - 365
  • [34] Interferometric switch based all optical scheme for conversion of binary number to its quaternary-signed digit form
    Chattopadhyay, T.
    Das, M. K.
    Roy, J. N.
    Chakraborty, A. K.
    Gayen, D. K.
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (02) : 132 - 142
  • [35] Implementation Of 64Bit High Speed Multiplier For DSP Application-Based On Vedic Mathematics
    Jinesh, S.
    Ramesh, P.
    Thomas, Josmin
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [36] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02) : 268 - 284
  • [37] High speed multiplier using high accuracy floating point logarithmic number system
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    SCIENTIA IRANICA, 2014, 21 (03) : 826 - 841
  • [38] Implementation of High speed, Low PowerModified Vedic Multiplier and Its Application in Lifting based Discrete Wavelet Transform
    Desai, Krupa
    Darji, Anand D.
    Singapuri, Harikrishna M.
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 2387 - 2391
  • [39] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [40] A Novel Approach to Design Area Optimized, Energy Efficient And High Speed Wallace-Tree Multiplier Using GDI Based Full Adder
    Kumar, Korra Ravi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 291 - 294