A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics

被引:0
|
作者
Verma, V [1 ]
Thapliyal, H [1 ]
机构
[1] GB Pant Univ Agril & Tech, Dept Elect Engn, Pantnagar, Uttranchal, India
关键词
vedic mathematics; multiplier; array multiplier;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A N X N high, speed, efficient fully synthesizable multiplier based on algorithm of ancient Indian Mathematics called Vedic Mathematics [1] is presented in this paper. The design implementation is described in both at gate level and high level RTL code (behavioural level) using Verilog Hardware Description Language. The design code is tested using Veriwell Simulator. The code is synthesized in Synopsis FPGA Express using: Xilinx, Family: Spartan Svq300, Speed Grade: -6. The design is completely technology independent and can be easily converted from one technology to another. The present paper relates to the field of math coprocessors in computers and more specifically to improvement in speed and power over multiplication algorithm implemented in coprocessors. In FPGA implementation it has been found that Vedic multiplier is faster than array multiplier.
引用
收藏
页码:361 / 365
页数:5
相关论文
共 50 条
  • [1] High speed efficient N bit by N bit division algorithm and architecture based on ancient Indian Vedic Mathematics
    Thapliyal, H
    Arabnia, HR
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 413 - 416
  • [2] Multiplier design based on ancient Indian Vedic Mathematics
    Tiwari, Honey Durga
    Gankhuyag, Ganzorig
    Kim, Chan Mo
    Cho, Yong Beom
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 504 - 507
  • [3] High Speed Vedic Multiplier Used Vedic Mathematics
    Kahar, Dravik KishorBhai
    Mehta, Harsh
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 356 - 359
  • [4] High Speed Multiplier Implementation Based on Vedic Mathematics
    Meghana, V.
    Sandhya, S.
    Aparna, R.
    Gururaj, C.
    2015 INTERNATIONAL CONFERENCE ON SMART SENSORS AND SYSTEMS (IC-SSS 2015), 2015,
  • [5] High Speed Convolution and Deconvolution Algorithm (Based on Ancient Indian Vedic Mathematics)
    Jain, Surabhi
    Saini, Sandeep
    2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2014,
  • [6] A time-area-power efficient multiplier and square architecture based on ancient Indian Vedic Mathematics
    Thapliyal, H
    Arabnia, HR
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 434 - 439
  • [7] A high speed block convolution using ancient Indian vedic mathematics
    Hanumantharaju, M. C.
    Jayalaxmi, H.
    Renuka, R. K.
    Ravishankar, M.
    ICCIMA 2007: INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND MULTIMEDIA APPLICATIONS, VOL II, PROCEEDINGS, 2007, : 169 - +
  • [8] Implementation Of 64Bit High Speed Multiplier For DSP Application-Based On Vedic Mathematics
    Jinesh, S.
    Ramesh, P.
    Thomas, Josmin
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [9] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02) : 268 - 284
  • [10] Binary Division Algorithm and High Speed Deconvolution Algorithm (Based on Ancient Indian Vedic Mathematics)
    Jain, Surabhi
    Pancholi, Mukul
    Garg, Harsh
    Saini, Sandeep
    2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2014,