A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics

被引:0
|
作者
Verma, V [1 ]
Thapliyal, H [1 ]
机构
[1] GB Pant Univ Agril & Tech, Dept Elect Engn, Pantnagar, Uttranchal, India
关键词
vedic mathematics; multiplier; array multiplier;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A N X N high, speed, efficient fully synthesizable multiplier based on algorithm of ancient Indian Mathematics called Vedic Mathematics [1] is presented in this paper. The design implementation is described in both at gate level and high level RTL code (behavioural level) using Verilog Hardware Description Language. The design code is tested using Veriwell Simulator. The code is synthesized in Synopsis FPGA Express using: Xilinx, Family: Spartan Svq300, Speed Grade: -6. The design is completely technology independent and can be easily converted from one technology to another. The present paper relates to the field of math coprocessors in computers and more specifically to improvement in speed and power over multiplication algorithm implemented in coprocessors. In FPGA implementation it has been found that Vedic multiplier is faster than array multiplier.
引用
收藏
页码:361 / 365
页数:5
相关论文
共 50 条
  • [41] Efficient Bit-Parallel Multiplier for All Trinomials Based on n-Term Karatsuba Algorithm
    Park, Sun-Mi
    Chang, Ku-Young
    Hong, Dowon
    Seo, Changho
    IEEE ACCESS, 2020, 8 : 173491 - 173507
  • [42] HIGH-SPEED GAAS 16 X 16-BIT PARALLEL MULTIPLIER
    NAKAYAMA, Y
    SUYAMA, K
    SHIMIZU, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1983, 19 (04): : 417 - 429
  • [43] High speed and High Throughput 8x8 Bit Multiplier using a Shannon-based Adder cell
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2429 - 2433
  • [44] Implementation of Optimized High Performance 4x4 Multiplier using Ancient Vedic Sutra in 45 nm Technology
    Kundu, Diptendu Kumar
    Srimani, Supriyo
    Panda, Saradindu
    Maji, Bansibadan
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [45] Implementation of High speed, Low PowerModified Vedic Multiplier and Its Application in Lifting based Discrete Wavelet Transform
    Desai, Krupa
    Darji, Anand D.
    Singapuri, Harikrishna M.
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 2387 - 2391
  • [46] Novel High speed Vedic Multiplier proposal incorporating Adder based on Quaternary Signed Digit number system
    Dalmia, Preyesh
    Vikas
    Parashar, Abhinav
    Tomar, Akshi
    Pandey, Neeta
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 289 - 294
  • [47] A HIGH-SPEED HIGH-DENSITY SILICON 8X8-BIT PARALLEL MULTIPLIER
    LEE, JY
    GARVIN, HL
    SLAYMAN, CW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 35 - 40
  • [48] An efficient design of FSM based 32-bit unsigned high-speed pipelined multiplier using Verilog HDL
    Abdullah-Al-Kafi
    Rahman, Atul
    Mahjabeen, Bushra
    Rahman, Mahmudur
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 164 - 167
  • [49] High Speed 16x16 bit Booth Multiplier Based on Novel 4-2 Compressor Structure
    Rahnamaei, Ali
    Fatin, Gholamreza Zare
    2018 1ST INTERNATIONAL CONFERENCE ON ADVANCED RESEARCH IN ENGINEERING SCIENCES (ARES), 2018,
  • [50] 16x16-bit binary multiplier using high-speed modified compressor
    Maitra S.
    Micro and Nanosystems, 2021, 13 (03) : 267 - 275