A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics

被引:0
|
作者
Verma, V [1 ]
Thapliyal, H [1 ]
机构
[1] GB Pant Univ Agril & Tech, Dept Elect Engn, Pantnagar, Uttranchal, India
关键词
vedic mathematics; multiplier; array multiplier;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A N X N high, speed, efficient fully synthesizable multiplier based on algorithm of ancient Indian Mathematics called Vedic Mathematics [1] is presented in this paper. The design implementation is described in both at gate level and high level RTL code (behavioural level) using Verilog Hardware Description Language. The design code is tested using Veriwell Simulator. The code is synthesized in Synopsis FPGA Express using: Xilinx, Family: Spartan Svq300, Speed Grade: -6. The design is completely technology independent and can be easily converted from one technology to another. The present paper relates to the field of math coprocessors in computers and more specifically to improvement in speed and power over multiplication algorithm implemented in coprocessors. In FPGA implementation it has been found that Vedic multiplier is faster than array multiplier.
引用
收藏
页码:361 / 365
页数:5
相关论文
共 50 条
  • [11] FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics
    Abbasi, Shuja Ahmad
    Zulhelmi
    Alamoud, Abdul Rahman M.
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [12] Novel High Speed Vedic Mathematics Multiplier using Compressors
    Huddar, Sushma R.
    Rao, Sudhir
    Kalpana, M.
    Mohan, Surabhi
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
  • [13] IMPLEMENTATION OF 24 BIT HIGH SPEED FLOATING POINT VEDIC MULTIPLIER
    Menon, Athira M. S.
    Renjith, R. J.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 453 - 457
  • [14] High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics
    Pradhan, Manoranjan
    Panda, Rutuparna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 300 - 307
  • [15] Design of energy efficient N-bit vedic multiplier for low power hardware architecture
    Sridevi, A.
    Sathiya, A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [16] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [17] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics
    Gadakh, Sheetal N.
    Khade, Amitkumar
    2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
  • [18] Implementation of an Efficient NxN Multiplier Based on Vedic Mathematics and Booth Wallace Tree Multiplier
    Jain, Avinash
    Bansal, Somya
    Khan, Shaheen
    Akhter, Shamim
    Chaturvedi, Saurabh
    2019 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, CONTROL AND AUTOMATION (ICPECA-2019), 2019, : 364 - 368
  • [19] High Speed 16-bit Digital Vedic Multiplier using FPGA
    Narula, Udit
    Tripathi, Rajan
    Wakhle, Garima
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 121 - 124
  • [20] Robust High Speed ASIC design of a Vedic Square Calculator using ancient Vedic Mathematics
    Khan, Angshuman
    Sur, Surajit
    Gupta, Chitra
    Bandyopadhyay, Moulina
    Pramanik, Sayak
    Saha, Souvik
    Verma, Ankit
    Samanta, Asmita
    Singha, Sudip Kumar
    2017 8TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2017, : 710 - 713