A high speed efficient N X N bit multiplier based on ancient Indian vedic mathematics

被引:0
|
作者
Verma, V [1 ]
Thapliyal, H [1 ]
机构
[1] GB Pant Univ Agril & Tech, Dept Elect Engn, Pantnagar, Uttranchal, India
关键词
vedic mathematics; multiplier; array multiplier;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A N X N high, speed, efficient fully synthesizable multiplier based on algorithm of ancient Indian Mathematics called Vedic Mathematics [1] is presented in this paper. The design implementation is described in both at gate level and high level RTL code (behavioural level) using Verilog Hardware Description Language. The design code is tested using Veriwell Simulator. The code is synthesized in Synopsis FPGA Express using: Xilinx, Family: Spartan Svq300, Speed Grade: -6. The design is completely technology independent and can be easily converted from one technology to another. The present paper relates to the field of math coprocessors in computers and more specifically to improvement in speed and power over multiplication algorithm implemented in coprocessors. In FPGA implementation it has been found that Vedic multiplier is faster than array multiplier.
引用
收藏
页码:361 / 365
页数:5
相关论文
共 50 条
  • [21] High Speed and Area Efficient Discrete Wavelet Transform using Vedic Multiplier
    Tripathi, Satyendra
    Singh, Ashutosh Kumar
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 363 - 367
  • [22] FPGA Implementation of high speed 8-bit Vedic multiplier using barrel shifter
    Kumar, Pavan U. C. S.
    Goud, Saiprasad A.
    Radhika, A.
    2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,
  • [23] Energy and area efficient hierarchy multiplier architecture based on Vedic mathematics and GDI logic
    Shoba, Mohan
    Nakkeeran, Rangaswamy
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2017, 20 (01): : 321 - 331
  • [24] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [25] Design and Analysis of the high speed AES using Ancient Vedic Mathematics novel Approach
    Kumar, Amit
    Pahuja, Hitesh
    Singh, Balwinder
    2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 227 - 231
  • [26] High Speed, Area and Power Efficient 32-bit Vedic Multipliers
    Mulkalapally, Mounika
    Manning, Jacob
    Gatewood, Paul
    Nikoubin, Tooraj
    7TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT 2016), 2016,
  • [27] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [28] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    A Deepa
    C N Marimuthu
    Sādhanā, 2019, 44
  • [29] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    Deepa, A.
    Marimuthu, C. N.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):
  • [30] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178