Design of Low-Power Multiplier Using UCSLA Technique

被引:2
|
作者
Ravi, S. [1 ]
Patel, Anand [1 ]
Shabaz, Md [1 ]
Chaniyara, Piyush M. [1 ]
Kittur, Harish M. [1 ]
机构
[1] VIT Univ, SENSE, Vellore, Tamil Nadu, India
关键词
UCSLA; VCSLA; CSKA; BEC-1; Low power;
D O I
10.1007/978-81-322-2135-7_14
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multiplication is one of the major fundamental operations and key hardware blocks in any digital system. This paper presents the comparison of the VLSI design of uniform carry select adder (UCSLA)-based multiplier technique with the variable carry select adder (VCSLA)-based multiplier technique. The analysis is carried out on the different bit sized values of unsigned inputs, and output results show that the area, power, and delay are reduced in the UCSLA-based multiplier technique compared to VCSLA-based technique. The timing delay in 64-bit VCSLA-based multiplier technique is 95.25 ns for performing the multiplication, which is reduced by 11.11 % in the UCSLA-based multiplier technique. In the same manner, area is reduced by 39.42 % and power also reduced by 19.28 % in UCSLA-based multiplier technique. The simulation works of multipliers are carried out in Verilog-HDL (Modelsim). After the simulation, the results are obtained using cadence tool.
引用
收藏
页码:119 / 126
页数:8
相关论文
共 50 条
  • [1] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [2] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [3] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871
  • [4] A low-power multiplier with the spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 846 - 850
  • [5] Low-power domino logic multiplier using low-swing technique
    Rjoub, A.
    Koufopavlou, O.
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2 : 45 - 48
  • [6] Low-power multiplier designs using dual supply voltage technique
    Supmonchai, B.
    Chunak, P.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 13 - 16
  • [7] Design of Low Power Montgomery Multiplier Using Clock Technique
    Khanam, Ruqaiya
    Khan, Ramsha
    Parashar, Pragati
    ADVANCES IN BIOINFORMATICS, MULTIMEDIA, AND ELECTRONICS CIRCUITS AND SIGNALS, 2020, 1064 : 1 - 13
  • [8] Simple Design Technique for Realizing Low-Voltage Low-Power CMOS Current Multiplier
    Tangjit, Jetwara
    Satansup, Jetsdaporn
    Tangsrirat, Worapong
    Surakampontorn, Wanlop
    2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE), 2015, : 110 - 113
  • [9] Number representation optimization for low-power multiplier design
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 345 - 356
  • [10] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)