A new processor design based on 3D cache

被引:0
|
作者
Yi, Lei [1 ]
Shan, Guangbao [1 ]
Liu, Song [1 ]
Xie, Chengmin [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710029, Peoples R China
关键词
Three-dimensional integration technology; TSV; 3D cache; 3D processor; TECHNOLOGY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection is becoming one of main concerns in current and future microprocessor designs from both performance and consumption. Three-dimensional integration technology, with its capability to shorten the wire length, is a promising method to solve issues related the interconnection. In this paper, we propose a new processor architecture based on 3D cache. We integrate 3D cache with the processor which reduces the global interconnection, power consumption and improves access speed. In addition, we simulate the performance of the 3D processor and 3D cache at different node using 3D Cacti tools. Comparing with 2D, the results show power consumption of the memory system is reduced by about 50%, access time and cycle time of the processor increase 18.57% and 21.41%, respectively.
引用
收藏
页码:261 / 265
页数:5
相关论文
共 50 条
  • [31] Energy Aware and Reliable STT-RAM based Cache Design for 3D Embedded Chip-Multiprocessors
    Arezoomand, Fatemeh
    Asad, Arghavan
    Fazeli, Mahdi
    Fathy, Mahmood
    Mohammadi, Farah
    2017 12TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2017,
  • [32] Garment design based on 3D sketches
    Zhong Yue-qi
    PROCEEDINGS OF 2009 INTERNATIONAL TEXTILE SCIENCE AND TECHNOLOGY FORUM, 2010, : 456 - 461
  • [33] A CT BASED 3D COMPENSATOR DESIGN
    VAINIO, P
    OLSEN, K
    SHAHABI, S
    PALIWAL, B
    MEDICAL PHYSICS, 1986, 13 (04) : 600 - 600
  • [34] Thermal Modeling and Design of 3D Memory Stack on Processor with Thermal Bridge Structure
    Zhang, Hengyun
    Zhou, Zhifeng
    Wu, Minghui
    Cai, Yan
    Yu, Mingbin
    Lin, Tingyu
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [35] Random Modulo: a New Processor Cache Design for Real-Time Critical Systems
    Hernandez, Caries
    Abella, Jaume
    Gianarro, Andrea
    Andersson, Jan
    Cazorla, Francisco J.
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [36] Dynamic Cache Pooling in 3D Multicore Processors
    Zhang, Tiansheng
    Meng, Jie
    Coskun, Ayse K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2015, 12 (02)
  • [37] Adaptive Stackable 3D Cache Architecture for Manycores
    Guthmuller, Eric
    Miro-Panades, Ivan
    Greiner, Alain
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 39 - 44
  • [38] Directory cache design for multi-core processor
    State Key Laboratory of High-End Server & Storage Technology , Beijing
    100085, China
    Jisuanji Yanjiu yu Fazhan, 6 (1242-1253):
  • [39] Design and Architectural Co-optimization of Monolithic 3D Liquid State Machine-based Neuromorphic Processor
    Ku, Bon Woong
    Liu, Yu
    Jin, Yingyezhe
    Samal, Sandeep
    Li, Peng
    Lim, Sung Kyu
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [40] Is the Future Cold or Tall? Design Space Exploration of Cryogenic and 3D Embedded Cache Memory
    Hankin, Alexander
    Pentecost, Lillian
    Min, Dongmoon
    Brooks, David
    Wei, Gu-Yeon
    2023 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE, ISPASS, 2023, : 134 - 144