A new processor design based on 3D cache

被引:0
|
作者
Yi, Lei [1 ]
Shan, Guangbao [1 ]
Liu, Song [1 ]
Xie, Chengmin [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710029, Peoples R China
关键词
Three-dimensional integration technology; TSV; 3D cache; 3D processor; TECHNOLOGY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection is becoming one of main concerns in current and future microprocessor designs from both performance and consumption. Three-dimensional integration technology, with its capability to shorten the wire length, is a promising method to solve issues related the interconnection. In this paper, we propose a new processor architecture based on 3D cache. We integrate 3D cache with the processor which reduces the global interconnection, power consumption and improves access speed. In addition, we simulate the performance of the 3D processor and 3D cache at different node using 3D Cacti tools. Comparing with 2D, the results show power consumption of the memory system is reduced by about 50%, access time and cycle time of the processor increase 18.57% and 21.41%, respectively.
引用
收藏
页码:261 / 265
页数:5
相关论文
共 50 条
  • [11] 3D Cache Hierarchy Optimization
    Yavits, Leonid
    Morad, Amir
    Ginosar, Ran
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [12] SystemC based architecture exploration of a 3D graphic processor
    Kogel, T
    Wieferink, A
    Meyr, H
    Kroll, A
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 169 - 176
  • [13] A PROCESSOR ARCHITECTURE FOR 3D GRAPHICS
    WANG, YU
    MANGASER, A
    SRINIVASAN, P
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1992, 12 (05) : 96 - 105
  • [14] Design and Analysis of 3D-MAPS (3D Massively Parallel Processor with Stacked Memory)
    Kim, Dae Hyun
    Athikulwongse, Krit
    Healy, Michael B.
    Hossain, Mohammad M.
    Jung, Moongon
    Khorosh, Ilya
    Kumar, Gokul
    Lee, Young-Joon
    Lewis, Dean L.
    Lin, Tzu-Wei
    Liu, Chang
    Panth, Shreepad
    Pathak, Mohit
    Ren, Minzhen
    Shen, Guanhao
    Song, Taigon
    Woo, Dong Hyuk
    Zhao, Xin
    Kim, Joungho
    Choi, Ho
    Loh, Gabriel H.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (01) : 112 - 125
  • [15] Cache Access Fairness in 3D Mesh-Based NUCA
    Wang, Zicong
    Chen, Xiaowen
    Lu, Zhonghai
    Guo, Yang
    IEEE ACCESS, 2018, 6 : 42984 - 42996
  • [16] Design of 3D modeling for the new hammer mill based on the SolidWorks
    Wu, Zi Yue
    Zhang, Shuai
    Gao, Ting
    INDUSTRIAL DESIGN AND MECHANICAL POWER, 2012, 224 : 320 - 324
  • [17] A New Method for Curriculum Design Based on Hall 3D Structure
    Guo, Jing
    Deng, Ying
    PROCEEDINGS OF THE 2017 3RD INTERNATIONAL CONFERENCE ON HUMANITIES AND SOCIAL SCIENCE RESEARCH (ICHSSR 2017), 2017, 121 : 52 - 57
  • [18] A 3D Graphics Processor with Fast 4D Vector Inner Product Units and Power Aware Texture Cache
    Yoon, Jae-Sung
    Kim, Donghyun
    Yu, Chang-Hyo
    Kim, Lee-Sup
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 539 - 542
  • [19] Process Variation-Aware Nonuniform Cache Management in a 3D Die-Stacked Multicore Processor
    Zhao, Bo
    Du, Yu
    Yang, Jun
    Zhang, Youtao
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (11) : 2252 - 2265
  • [20] An Efficient 3D ReRAM Convolution Processor Design for Binarized Weight Networks
    Kim, Bokyung
    Hanson, Edward
    Li, Hai
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (05) : 1600 - 1604