A new processor design based on 3D cache

被引:0
|
作者
Yi, Lei [1 ]
Shan, Guangbao [1 ]
Liu, Song [1 ]
Xie, Chengmin [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710029, Peoples R China
关键词
Three-dimensional integration technology; TSV; 3D cache; 3D processor; TECHNOLOGY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection is becoming one of main concerns in current and future microprocessor designs from both performance and consumption. Three-dimensional integration technology, with its capability to shorten the wire length, is a promising method to solve issues related the interconnection. In this paper, we propose a new processor architecture based on 3D cache. We integrate 3D cache with the processor which reduces the global interconnection, power consumption and improves access speed. In addition, we simulate the performance of the 3D processor and 3D cache at different node using 3D Cacti tools. Comparing with 2D, the results show power consumption of the memory system is reduced by about 50%, access time and cycle time of the processor increase 18.57% and 21.41%, respectively.
引用
收藏
页码:261 / 265
页数:5
相关论文
共 50 条
  • [41] Data cache design considerations for the Itanium® 2 processor
    Lyon, T
    Delano, E
    McNairy, C
    Mulla, D
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 356 - 362
  • [42] New Design of 3D Resistivity Survey System
    Xiao, Hui
    Xu, Ha-ning
    INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER SCIENCE AND ENGINEERING (ACSE 2014), 2014, : 430 - 435
  • [43] A new 3D electroplating simulation & design tool
    Druesne, F
    Afzali, M
    Mouton, R
    PLATING AND SURFACE FINISHING, 2002, 89 (06): : 20 - 24
  • [44] A new optimization model for 3D well design
    Shokir, EMEM
    Emera, MK
    Eid, SM
    Wally, AW
    OIL AND GAS SCIENCE AND TECHNOLOGY-REVUE D IFP ENERGIES NOUVELLES, 2004, 59 (03): : 255 - 266
  • [45] Design space exploration for 3-D cache
    Tsai, Yuh-Fang
    Wang, Feng
    Xie, Yuan
    Vijaykrishnan, Narayanan
    Irwin, Mary Jane
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (04) : 444 - 455
  • [46] Cyber-Physical Thermal Management of 3D Multi-Core Cache-Processor System with Microfluidic Cooling
    Qian, Hanhua
    Huang, Xiwei
    Yu, Hao
    Chang, Chip Hong
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (01) : 110 - 121
  • [47] Design of 3D models for 3D GIS
    Zhu, Qing
    Gao, Yurong
    Wei, Yongjun
    Huang, Duo
    Wuhan Daxue Xuebao (Xinxi Kexue Ban)/Geomatics and Information Science of Wuhan University, 2003, 28 (03):
  • [48] Design of 3D Wireless Power Transfer System Based on 3D Printed Electronics
    Hou, Tao
    Xu, Jun
    Elkhuizen, Willemijn S.
    Wang, Charlie C. L.
    Jiang, Jiehui
    Geraedts, Jo M. P.
    Song, Yu
    IEEE ACCESS, 2019, 7 : 94793 - 94805
  • [49] A Novel Strain Sensor Based on 3D Printing Technology and 3D Antenna Design
    Le, Taoran
    Song, Bo
    Liu, Qi
    Bahr, Ryan A.
    Moscato, Stefano
    Wong, Ching-Ping
    Tentzeris, Manos. M.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 981 - 986
  • [50] CACHE-PROCESSOR COUPLING - A FAST AND WIDE ON-CHIP DATA CACHE DESIGN
    MOTOMURA, M
    INOUE, T
    YAMADA, H
    KONAGAYA, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) : 375 - 382