A new processor design based on 3D cache

被引:0
|
作者
Yi, Lei [1 ]
Shan, Guangbao [1 ]
Liu, Song [1 ]
Xie, Chengmin [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710029, Peoples R China
关键词
Three-dimensional integration technology; TSV; 3D cache; 3D processor; TECHNOLOGY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection is becoming one of main concerns in current and future microprocessor designs from both performance and consumption. Three-dimensional integration technology, with its capability to shorten the wire length, is a promising method to solve issues related the interconnection. In this paper, we propose a new processor architecture based on 3D cache. We integrate 3D cache with the processor which reduces the global interconnection, power consumption and improves access speed. In addition, we simulate the performance of the 3D processor and 3D cache at different node using 3D Cacti tools. Comparing with 2D, the results show power consumption of the memory system is reduced by about 50%, access time and cycle time of the processor increase 18.57% and 21.41%, respectively.
引用
收藏
页码:261 / 265
页数:5
相关论文
共 50 条
  • [21] The design and implement of 3D terrain matching processor for image laser radar
    Gong, Junbin
    Sun, Yufei
    Xu, Hongbo
    Tian, Jinwen
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 582 - 586
  • [22] QUALITY OF 3D PRINTED SURFACE BASED ON SELECTED POST PROCESSOR
    Torok, Jozef
    Kocisko, Marek
    Teliskova, Monika
    Petrus, Jaroslav
    Paulisin, Dusan
    MM SCIENCE JOURNAL, 2018, 2018 : 2346 - 2349
  • [23] A new methodology for 3D survey design
    Galbraith, Mike
    Leading Edge (Tulsa, OK), 2004, 23 (10): : 1017 - 1023
  • [25] Design and Analysis of 3D-MAPS: A Many-Core 3D Processor with Stacked Memory
    Healy, Michael B.
    Athikulwongse, Krit
    Goel, Rohan
    Hossain, Mohammad M.
    Kim, Dae Hyun
    Lee, Young-Joon
    Lewis, Dean L.
    Lin, Tzu-Wei
    Liu, Chang
    Jung, Moongon
    Ouellette, Brian
    Pathak, Mohit
    Sane, Hemant
    Shen, Guanhao
    Woo, Dong Hyuk
    Zhao, Xin
    Loh, Gabriel H.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [26] Design aspects of a microprocessor data cache using 3D die interconnect technology
    Reed, P
    Yeung, G
    Black, B
    2005 International Conference on Integrated Circuit Design and Technology, 2005, : 15 - 18
  • [27] A 3D Process Design Kit Generator based on Customizable 3D Layout Design Environment
    Cibrario, G.
    Henry, D.
    Chantre, C.
    Cuchet, R.
    Berthelot, A.
    Azizi-Mourier, K.
    Gary, M.
    Gays, F.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [28] 3D graphics geometry processor for PC
    Awaga, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (05) : 733 - 736
  • [29] 3D GRAPHICS PROCESSOR CHIP SET
    AWAGA, M
    OHTSUKA, T
    YOSHIZAWA, H
    SASAKI, S
    IEEE MICRO, 1995, 15 (06) : 37 - 45
  • [30] Encoding 3D correlation in an optical processor
    Nicolás, J
    Iemmi, C
    Campos, J
    Yzuel, MJ
    OPTICS COMMUNICATIONS, 2005, 256 (4-6) : 279 - 287