A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Analysis on Self-Heating Effect in 7 nm Node Bulk FinFET Device
    Yoo, Sung-Won
    Kim, Hyunsuk
    Kang, Myounggon
    Shin, Hyungcheol
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (02) : 204 - 209
  • [2] Study of Multicell Upsets in SRAM at a 5-nm Bulk FinFET Node
    Pieper, Nicholas J. J.
    Xiong, Yoni
    Feeley, Alexandra
    Pasternak, John
    Dodds, Nathaniel
    Ball, D. R.
    Bhuva, Bharat L. L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 401 - 409
  • [3] A Device Design for 5 nm Logic FinFET Technology
    Ding, Yu
    Luo, Xin
    Shang, Enming
    Hu, Shaojian
    Chen, Shoumian
    Zhao, Yuhang
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [4] Parasitic Resistance Modeling and Optimization for 10nm-node FinFET
    Duan, Xicheng
    Lu, Peng
    Li, Weicong
    Woo, Jason C. S.
    2018 18TH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2018, : 107 - 110
  • [5] 14NM FINFET DEVICE ELECTRONIC STUDY
    Xie, Xinyun
    Ju, Jianhua
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [6] PERFORMANCE ANALYSIS OF FINFET BASED INVERTER, NAND AND NOR CIRCUITS AT 10 NM ,7 NM AND 5 NM NODE TECHNOLOGIES
    Lazzaz, Abdelaziz
    Bousbahi, Khaled
    Ghamnia, Mustapha
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2023, 36 (01) : 1 - 16
  • [7] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [8] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    Jena, J.
    Jena, D.
    Mohapatra, E.
    Das, S.
    Dash, T. P.
    SILICON, 2022, 14 (16) : 10781 - 10794
  • [9] Non-Planar Device Architecture for 15nm Node: FinFET or Trigate?
    Lin, Chung-Hsun
    Chang, Josephine
    Guillorn, Michael
    Bryant, Andres
    Oldiges, Phil
    Haensch, Wilfried
    2010 IEEE INTERNATIONAL SOI CONFERENCE, 2010,
  • [10] Comparative Analysis of Semiconductor Device Architectures for 5-nm Node and Beyond
    Feng, Peijie
    Song, Seung-Chul
    Nallapati, Giri
    Zhu, John
    Bao, Jerry
    Moroz, Victor
    Choi, Munkang
    Lin, Xi-Wei
    Lu, Qiang
    Colombeau, Benjamin
    Breil, Nicolas
    Chudzik, Michael
    Chidambaram, Chidi
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (12) : 1657 - 1660