A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] DSA patterning options for FinFET formation at 7nm node
    Liu, Chi-Chun
    Franke, Elliott
    Lie, Fee Li
    Sieg, Stuart
    Tsai, Hsinyu
    Lai, Kafai
    Hoa Truong
    Farrell, Richard
    Somervell, Mark
    Sanders, Daniel
    Felix, Nelson
    Guillorn, Michael
    Burns, Sean
    Hetzer, David
    Ko, Akiteru
    Arnold, John
    Colburn, Matthew
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VIII, 2016, 9777
  • [42] HCI improvement on 14nm FinFET IO device by optimization of 3D junction profile
    Wan, Xinggon
    Zhu, Baofu
    Mohan, Meera
    Wu, Keija
    Choi, Dongil
    Gondal, Arfa
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [43] Investigation of Source/Drain Recess Engineering and Its Impacts on FinFET and GAA Nanosheet FET at 5 nm Node
    Wang, Dawei
    Sun, Xin
    Liu, Tao
    Chen, Kun
    Yang, Jingwen
    Wu, Chunlei
    Xu, Min
    Zhang, Wei
    ELECTRONICS, 2023, 12 (03)
  • [44] Comparing bulk-Si FinFET and gate-all-around FETs for the 5 nm technology node
    Vashishtha, Vinay
    Clark, Lawrence T.
    MICROELECTRONICS JOURNAL, 2021, 107
  • [45] Statistical Timing Analysis Considering Device and Interconnect Variability for BEOL Requirements in the 5-nm Node and Beyond
    Huynh-Bao, Trong
    Ryckaert, Julien
    Tokei, Zsolt
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Wambacq, Piet
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1669 - 1680
  • [46] Preparation, Imaging, and Design Extraction of the Front-End-of-Line and Middle-of-Line in a 14 nm Node FinFET Device
    Waite, Adam R.
    Patel, Yash
    Kelley, John J.
    Scholl, Jonathan H.
    Baur, Joshua
    Kimura, Adam
    Udelhoven, Eric D.
    Via, Glen David
    Ott, Richard
    Brooks, Daniel L.
    PROCEEDINGS OF THE 2021 IEEE INTERNATIONAL CONFERENCE ON PHYSICAL ASSURANCE AND INSPECTION ON ELECTRONICS (PAINE), 2021,
  • [47] Performance Trade-offs in FinFET and Gate-All Around Device Architectures for 7nm-node and Beyond
    Kim, Seong-Dong
    Guillorn, Michael
    Lauer, Isaac
    Oldiges, Phil
    Hook, Terence
    Na, Myung-Hee
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [48] Impact of TSV Integration on 14nm FinFET Device Performance
    England, Luke
    Kannan, Sukeshwar
    Agarwal, Rahul
    Smith, Daniel
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [49] High Voltage I/O FinFET Device Optimization for 16nm System-on-a-Chip (SoC) Technology
    Miyashita, T.
    Kwong, K. C.
    Wu, P. H.
    Hsu, B. C.
    Chen, P. N.
    Tsai, C. H.
    Chiang, M. C.
    Lin, C. Y.
    Wu, S. Y.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [50] A 25-nm Gate-Length FinFET Transistor Module for 32nm Node
    Chang, Chang-Yun
    Lee, Tsung-Lin
    Wann, Clement
    Lai, Li-Shyue
    Chen, Hung-Ming
    Yeh, Chih-Chieh
    Chang, Chih-Sheng
    Ho, Chia-Cheng
    Sheu, Jyh-Cherng
    Kwok, Tsz-Mei
    Yuan, Feng
    Yu, Shao-Ming
    Hu, Chia-Feng
    Shen, Jeng-Jung
    Liu, Yi-Hsuan
    Chen, Chen-Ping
    Chen, Shin-Chih
    Chen, Li-Shiun
    Chen, Leo
    Chiu, Yuan-Hung
    Fu, Chu-Yun
    Huang, Ming-Jie
    Huang, Yu-Lien
    Hung, Shih-Ting
    Liaw, Jhon-Jhy
    Lin, Hsien-Chin
    Lin, Hsien-Hsin
    Lin, L. -T. S.
    Lin, Shyue-Shyh
    Mii, Yuh-Jier
    Ou-Yang, Eric
    Shieh, Ming-Feng
    Su, Chien-Chang
    Tai, Shih-Peng
    Tao, Hun-Jan
    Tsai, Ming-Huan
    Tseng, Kai-Ting
    Wang, Kin-Weng
    Wang, Shiang-Bau
    Xu, Jeff J.
    Yang, Fu-Kai
    Yang, Shu-Tine
    Yeh, Chen-Nan
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 268 - 271