Preparation, Imaging, and Design Extraction of the Front-End-of-Line and Middle-of-Line in a 14 nm Node FinFET Device

被引:5
|
作者
Waite, Adam R. [1 ]
Patel, Yash [1 ]
Kelley, John J. [1 ]
Scholl, Jonathan H. [1 ]
Baur, Joshua [1 ]
Kimura, Adam [1 ]
Udelhoven, Eric D. [2 ]
Via, Glen David [3 ]
Ott, Richard [3 ]
Brooks, Daniel L. [3 ]
机构
[1] Battelle Mem Inst, 505 King Ave, Columbus, OH 43201 USA
[2] KBR, Dayton, OH USA
[3] AFRL RYDT, Air Force Res Labs, Wright Patterson AFB, OH USA
来源
PROCEEDINGS OF THE 2021 IEEE INTERNATIONAL CONFERENCE ON PHYSICAL ASSURANCE AND INSPECTION ON ELECTRONICS (PAINE) | 2021年
关键词
D O I
10.1109/PAINE54418.2021.9707709
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first design reconstruction on the Front-End-of-Line and Middle-of-Line layers of a 14 nm node FinFET design. To accomplish this, a large region of interest within a custom designed 14 nm node ASIC device was delayered, imaged, and analyzed to reconstruct the GDSII design file and verify a 100% match to the golden GDSII design. This work leveraged previous developments in each stage of the front half of the cooperative Verification and Validation (V&V) workflow combined with new techniques and processes developed for processing 3D architecture FET devices. We have demonstrated the critical first step to performing a full V&V workflow on an advanced technology node device, starting from the fabricated silicon device to the design extraction. The process development knowledge gained while reaching this milestone will further accelerate future advancements toward providing trusted advanced technology node devices in a timely manner.
引用
收藏
页数:6
相关论文
共 15 条
  • [1] Circuit-Level Reliability Simulator for Front-End-of-Line and Middle-of-Line Time-Dependent Dielectric Breakdown in FinFET Technology
    Yang, Kexin
    Liu, Taizhi
    Zhang, Rui
    Milor, Linda
    2018 IEEE 36TH VLSI TEST SYMPOSIUM (VTS 2018), 2018,
  • [2] An Investigation of Plasma Charging Effect on FinFET Front-End-of-Line Processes
    Yang, Kai-Wei
    Chao, Yi-Jie
    Shih, Jiaw-Ren
    Lin, Chrong-Jung
    King, Ya-Chin
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 384 - 386
  • [3] Front-end-of-line process development using 193nm lithography
    Pollentier, I
    Ercken, M
    Eliat, A
    Delvaux, C
    Jaenen, P
    Ronse, K
    LITHOGRAPHY FOR SEMICONDUCTOR MANUFACTURING II, 2001, 4404 : 56 - 67
  • [4] Analog front-end design perspective of a 14 nm finFET technology
    Ratti, L.
    Manghisoni, M.
    Re, V.
    2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [5] Front-end of line and middle-of-line time-dependent dielectric breakdown reliability simulator for logic circuits
    Yang, Kexin
    Liu, Taizhi
    Zhang, Rui
    Kim, Dae-Hyun
    Milor, Linda
    MICROELECTRONICS RELIABILITY, 2017, 76 : 81 - 86
  • [6] Process-Induced Variations of 10-nm Node Bulk nFinFETs Considering Middle-of-Line Parasitics
    Yoon, Jun-Sik
    Baek, Chang-Ki
    Baek, Rock-Hyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (09) : 3399 - 3405
  • [7] Impact of line edge roughness on the performance of 14-nm FinFET: Device-circuit Co-design
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 213 - 227
  • [8] Interaction of middle-of-line (MOL) temperature and mechanical stress on 90nm Hi-speed device performance and reliability
    Lim, KY
    Chan, V
    Rengarajan, R
    Lee, HK
    Rovedo, N
    Lim, EH
    Yang, S
    Jamin, F
    Nguyen, P
    Lin, W
    Lai, CW
    Teh, YW
    Lee, J
    Kim, L
    Luo, Z
    Ng, H
    Sudijono, J
    Wann, C
    Yang, I
    PROCEEDINGS OF ESSDERC 2005: 35TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2005, : 415 - 418
  • [9] Middle of Line (MoL) Cleaning Challenges in Sub-20nm Node Device Manufacturing
    Singh, SherJang
    Muralidhar, Pranesh
    Mallabar, Samuel
    Scott, Silas
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES XIII, 2016, 255 : 105 - 110
  • [10] Front end of line considerations far progression beyond the 100 nm node ultrashallow junction requirements
    Cleavelin, CR
    Covington, BC
    Larson, LA
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (01): : 346 - 353