A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node

被引:0
|
作者
Luo, Xin [1 ]
Ding, Yu [1 ]
Shang, Enming [1 ]
Sun, Jie [1 ]
Hu, Shaojian [1 ]
Chen, Shoumian [1 ]
Zhao, Yuhang [1 ]
机构
[1] Shanghai IC R&D Ctr, 497 Gaosi Rd,Zhangjiang Hitech Pk, Shanghai, Peoples R China
关键词
5; nm; FinFET; device; TCAD; PPA; ring oscillator;
D O I
10.1109/cstic49141.2020.9282502
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since the logic 5 nm node still uses FinFET device, it still has room for device performance improvement since its first debut in the production of 16 nm node. The goal of this paper is to investigate the FinFET device optimization and Power Performance Area (PPA) at the 5 nm node. We have simulated FinFET device electrical characteristics at Front-End-Of-the-Line (FEOL) with Technology Computer Aided Design (TCAD). We first focus on the device with different spacer thicknesses to investigate DC and AC characteristics. Then we focus on the power and speed performance of Ring Oscillator (RO) circuits based on 5 nm NMOS and PMOS devices. Detailed study has been carried out to analyze the influence of Number of fins (Nfin), Back-End-Of-the-Line (BEOL) interconnect length, and fan-out number to power and speed. We hope that our results can assist other researchers in better understanding of the 5 nm FinFET device performance.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Device Optimization of Nano-Plate Transistors for 3.5 nm Technology Node
    Kim, Juhyun
    Kang, Myunggon
    Jeon, Jongwook
    Shin, Hyungcheol
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6771 - 6775
  • [32] Design and analysis of SOI and SELBOX junctionless FinFET at sub-15 nm technology node
    Singh, Satya Prakash
    Akram, Md Waseem
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2020, 27 (05) : 969 - 975
  • [33] GAAFET Versus Pragmatic FinFET at the 5nm Si-Based CMOS Technology Node
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    Fossum, Jerry G.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 164 - 169
  • [34] 5nm-gate nanowire FinFET
    Yang, FL
    Lee, DH
    Chen, HY
    Chang, CY
    Liu, SD
    Huang, CC
    Chung, TX
    Chen, HW
    Huang, CC
    Liu, YH
    Wu, CC
    Chen, CC
    Chen, SC
    Chen, YT
    Chen, YH
    Chen, CJ
    Chan, BW
    Hsu, PF
    Shieh, JH
    Tao, HJ
    Yee, YC
    Li, YM
    Lee, JW
    Chen, P
    Liang, MS
    Hu, CM
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 196 - 197
  • [35] Simulation study of multiple FIN FinFET design for 32nm technology node and beyond
    Wang, Xinlin
    Bryant, Andres
    Dokumaci, Omer
    Oldiges, Phil
    Haensch, Wilfried
    SISPAD 2007: SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2007, 2007, : 125 - +
  • [36] Opportunities in Device Scaling for 3-nm Node and Beyond: FinFET Versus GAA-FET Versus UFET
    Das, Uttam Kumar
    Bhattacharyya, Tarun Kanti
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) : 2633 - 2638
  • [37] 7nm FinFET Plasma Charge Recording Device
    Tsai, Yi-Pei
    Shih, Jiaw-Ren
    King, Ya-Chin
    Lin, Chrong Jung
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [38] FINFET TECHNOLOGY: OVERVIEW AND STATUS AT 14NM NODE AND BEYOND
    Chi, Min-hwa
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [39] Negative Capacitance Enables FinFET and FDSOI Scaling to 2 nm Node
    Vita Pi-Ho Hu
    Pin-Chieh Chiu
    Sachid, Angada B.
    Hu, Chenming
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [40] FinFET based SRAM bitcell design for 32 nm node and below
    Song, S. C.
    Abu-Rahma, M.
    Yeap, G.
    MICROELECTRONICS JOURNAL, 2011, 42 (03) : 520 - 526