FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node

被引:1
|
作者
Jena, J. [1 ]
Jena, D. [1 ]
Mohapatra, E. [1 ]
Das, S. [2 ]
Dash, T. P. [1 ]
机构
[1] Siksha Anusandhan Deemed Be Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
[2] Silicon Inst Technol, Dept ECE, Bhubaneswar 751024, Odisha, India
关键词
CMOS; Stressors; DTCO; FinFET; Inverter; MOBILITY MODEL; GATE; IMPACT;
D O I
10.1007/s12633-022-01812-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Stress engineering is one of the best techniques to enhance the potential of a device. In the first phase of this work, the impact of stress on the physical and electrical performance of FinFET based inverter is investigated using 2D and 1D stress mapping techniques. Electrons and holes mobility enhancements are presented in the sidewall fins of and < 110> direction respectively, by resulting tensile stress in n-FinFET and compressive stress in p-FinFET. According to the sidewall orientation ( or < 110>), the amount of mobility enhancement of both the electrons and holes are resulting in more than 100% (>100%) and less than 25% (<25%) respectively. In the second phase, Design Technique Co-Optimization (DTCO) method is approached in inverter standard cells generation to enable the VLSI digital system design flow based on standard cells using FinFET. FinFET-based inverters at 7 nm technology nodes is designed using the GTS TCAD framework. The optimal electrical characteristics such as current density, throughput delay, average power dissipation, and switching energy are presented with optimal design.
引用
收藏
页码:10781 / 10794
页数:14
相关论文
共 50 条
  • [1] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [2] Performance Evaluation of 7-nm Node Negative Capacitance FinFET-Based SRAM
    Dutta, Tapas
    Pahwa, Girish
    Trivedi, Amit Ranjan
    Sinha, Saurabh
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (08) : 1161 - 1164
  • [3] FinFET-based SRAM design
    Guo, Z
    Balasubramanian, S
    Zlatanovici, R
    King, TJ
    Nikolic, B
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 2 - 7
  • [4] Design optimization of nanoscale electrothermal transport in 10 nm SOI FinFET technology node
    Rezgui, Houssem
    Nasri, Faouzi
    Nastasi, Giovanni
    Ben Aissa, Mohamed Fadhel
    Rahmouni, Salah
    Romano, Vittorio
    Belmabrouk, Hafedh
    Guizani, Amen Allah
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2020, 53 (49)
  • [5] Reliability Analysis of FinFET-Based SRAM PUFs for 16nm, 14nm, and 7nm Technology Nodes
    Masoumian, Shayesteh
    Selimis, Georgios
    Wang, Rui
    Schrijen, Geert-Jan
    Hamdioui, Said
    Taouil, Mottaqiallah
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1189 - 1192
  • [6] PERFORMANCE ANALYSIS OF FINFET BASED INVERTER, NAND AND NOR CIRCUITS AT 10 NM ,7 NM AND 5 NM NODE TECHNOLOGIES
    Lazzaz, Abdelaziz
    Bousbahi, Khaled
    Ghamnia, Mustapha
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2023, 36 (01) : 1 - 16
  • [7] Asymmetric Underlapped FinFET Based Robust SRAM Design at 7nm Node
    Goud, A. Arun
    Venkatesan, Rangharajan
    Raghunathan, Anand
    Roy, Kaushik
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 659 - 664
  • [8] Source Mask Optimization based on Design Pattern Library at 7nm Technology Node
    Su, Xiaojing
    Dong, Lisong
    Wei, Yayi
    Gai, Tianyang
    Su, Yajuan
    Chen, Rui
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION XV, 2021, 11614
  • [9] Process Variation Analysis and Optimization of a FinFET-Based VCO
    Yanambaka, Venkata P.
    Mohanty, Saraju P.
    Kougianos, Elias
    Ghai, Dhruva
    Ghai, Garima
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (02) : 126 - 134
  • [10] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    SILICON, 2022, 14 (16) : 10301 - 10311