FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node

被引:1
|
作者
Jena, J. [1 ]
Jena, D. [1 ]
Mohapatra, E. [1 ]
Das, S. [2 ]
Dash, T. P. [1 ]
机构
[1] Siksha Anusandhan Deemed Be Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
[2] Silicon Inst Technol, Dept ECE, Bhubaneswar 751024, Odisha, India
关键词
CMOS; Stressors; DTCO; FinFET; Inverter; MOBILITY MODEL; GATE; IMPACT;
D O I
10.1007/s12633-022-01812-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Stress engineering is one of the best techniques to enhance the potential of a device. In the first phase of this work, the impact of stress on the physical and electrical performance of FinFET based inverter is investigated using 2D and 1D stress mapping techniques. Electrons and holes mobility enhancements are presented in the sidewall fins of and < 110> direction respectively, by resulting tensile stress in n-FinFET and compressive stress in p-FinFET. According to the sidewall orientation ( or < 110>), the amount of mobility enhancement of both the electrons and holes are resulting in more than 100% (>100%) and less than 25% (<25%) respectively. In the second phase, Design Technique Co-Optimization (DTCO) method is approached in inverter standard cells generation to enable the VLSI digital system design flow based on standard cells using FinFET. FinFET-based inverters at 7 nm technology nodes is designed using the GTS TCAD framework. The optimal electrical characteristics such as current density, throughput delay, average power dissipation, and switching energy are presented with optimal design.
引用
收藏
页码:10781 / 10794
页数:14
相关论文
共 50 条
  • [31] A Device Design for 5 nm Logic FinFET Technology
    Ding, Yu
    Luo, Xin
    Shang, Enming
    Hu, Shaojian
    Chen, Shoumian
    Zhao, Yuhang
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [32] Technology Scaling Roadmap for FinFET-Based FPGA Clusters Under Process Variations
    Abdelkader, Osama
    El-Din, Mohamed Mohie
    Mostafa, Hassan
    Abdelhamid, Hamdy
    Fahmy, Hossam A. H.
    Ismail, Yehea
    Soliman, Ahmed M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [33] FINFET TECHNOLOGY: OVERVIEW AND STATUS AT 14NM NODE AND BEYOND
    Chi, Min-hwa
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [34] Flex-pass-gate SRAM design for static noise margin enhancement using FinFET-based technology
    O'uchi, S.
    Masahara, M.
    Sakamoto, K.
    Endo, K.
    Liu, Y. X.
    Matsukawa, T.
    Sekigawa, T.
    Koike, H.
    Suzuki, E.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 33 - 36
  • [35] A Study of FinFET Device Optimization and PPA Analysis at 5 nm Node
    Luo, Xin
    Ding, Yu
    Shang, Enming
    Sun, Jie
    Hu, Shaojian
    Chen, Shoumian
    Zhao, Yuhang
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [36] Parasitic Resistance Modeling and Optimization for 10nm-node FinFET
    Duan, Xicheng
    Lu, Peng
    Li, Weicong
    Woo, Jason C. S.
    2018 18TH INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY (IWJT), 2018, : 107 - 110
  • [37] Impact of Write Pulse and Process Variation on 22 nm FinFET-Based STT-RAM Design: A Device-Architecture Co-Optimization Approach
    Xu, Cong
    Zheng, Yang
    Niu, Dimin
    Zhu, Xiaochun
    Kang, Seung H.
    Xie, Yuan
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2015, 1 (04): : 195 - 206
  • [38] Intel 22nm FinFET (22FFL) Process Technology for RF and mmWave Applications and Circuit Design Optimization for FinFET Technology
    Lee, H. -J.
    Rami, S.
    Ravikumar, S.
    Neeli, V.
    Phoa, K.
    Sell, B.
    Zhang, Y.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [39] DSA patterning options for FinFET formation at 7nm node
    Liu, Chi-Chun
    Franke, Elliott
    Lie, Fee Li
    Sieg, Stuart
    Tsai, Hsinyu
    Lai, Kafai
    Hoa Truong
    Farrell, Richard
    Somervell, Mark
    Sanders, Daniel
    Felix, Nelson
    Guillorn, Michael
    Burns, Sean
    Hetzer, David
    Ko, Akiteru
    Arnold, John
    Colburn, Matthew
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VIII, 2016, 9777
  • [40] Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach
    Gupta, Sumeet Kumar
    Roy, Kaushik
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 187 - 192