FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node

被引:1
|
作者
Jena, J. [1 ]
Jena, D. [1 ]
Mohapatra, E. [1 ]
Das, S. [2 ]
Dash, T. P. [1 ]
机构
[1] Siksha Anusandhan Deemed Be Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
[2] Silicon Inst Technol, Dept ECE, Bhubaneswar 751024, Odisha, India
关键词
CMOS; Stressors; DTCO; FinFET; Inverter; MOBILITY MODEL; GATE; IMPACT;
D O I
10.1007/s12633-022-01812-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Stress engineering is one of the best techniques to enhance the potential of a device. In the first phase of this work, the impact of stress on the physical and electrical performance of FinFET based inverter is investigated using 2D and 1D stress mapping techniques. Electrons and holes mobility enhancements are presented in the sidewall fins of and < 110> direction respectively, by resulting tensile stress in n-FinFET and compressive stress in p-FinFET. According to the sidewall orientation ( or < 110>), the amount of mobility enhancement of both the electrons and holes are resulting in more than 100% (>100%) and less than 25% (<25%) respectively. In the second phase, Design Technique Co-Optimization (DTCO) method is approached in inverter standard cells generation to enable the VLSI digital system design flow based on standard cells using FinFET. FinFET-based inverters at 7 nm technology nodes is designed using the GTS TCAD framework. The optimal electrical characteristics such as current density, throughput delay, average power dissipation, and switching energy are presented with optimal design.
引用
收藏
页码:10781 / 10794
页数:14
相关论文
共 50 条
  • [21] Analysis of FinFET-Based Adiabatic Circuits for the Design of Arithmetic Structures
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (01)
  • [22] Optimization of FinFET-based circuits using a dual gate pitch technique
    Marella, Sravan K.
    Trivedi, Amit Ranjan
    Mukhopadhyay, Saibal
    Sapatnekar, Sachin S.
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 758 - 763
  • [23] Simulation study of multiple FIN FinFET design for 32nm technology node and beyond
    Wang, Xinlin
    Bryant, Andres
    Dokumaci, Omer
    Oldiges, Phil
    Haensch, Wilfried
    SISPAD 2007: SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2007, 2007, : 125 - +
  • [24] Design and analysis of SOI and SELBOX junctionless FinFET at sub-15 nm technology node
    Singh, Satya Prakash
    Akram, Md Waseem
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2020, 27 (05) : 969 - 975
  • [25] Quantum Transport Based Simulation and Design Optimization of a 10 nm FinFET
    Sabry, Yasser M.
    Abdolkader, Tarek M.
    Farouk, Wael Fikry
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 125 - +
  • [26] Design of a 22-nm FinFET-Based SRAM With Read Buffer for Near-Threshold Voltage Operation
    Park, Juhyun
    Yang, Younghwi
    Jeong, Hanwool
    Song, Seung Chul
    Wang, Joseph
    Yeap, Geoffrey
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (06) : 1698 - 1704
  • [27] Design Optimization of 16-nm Bulk FinFET Technology via Geometric Programming
    Su, Ping-Hsun
    Li, Yiming
    2014 INTERNATIONAL WORKSHOP ON COMPUTATIONAL ELECTRONICS (IWCE), 2014,
  • [28] Design Rule Optimization for Via Layers of Multiple Patterning Solution at 7nm Technology Node
    Su, Xiaojing
    Wei, Yayi
    Dong, Lisong
    Zhang, Libin
    Su, Yajuan
    Chen, Rui
    PHOTOMASK TECHNOLOGY 2020, 2020, 11518
  • [29] Design and Performance Optimization of Junctionless Bottom Spacer FinFET for Digital/Analog/RF Applications at Sub-5nm Technology Node
    Valasa, Sresta
    Ramakrishna, K. V.
    Vadthiya, Narendar
    Bhukya, Sunitha
    Rao, N. Bheema
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (01)
  • [30] Simulation-Based Study of Hybrid Fin/Planar LDMOS Design for FinFET-Based System-on-Chip Technology
    Wu, Yi-Ting
    Ding, Fei
    Connelly, Daniel
    Zheng, Peng
    Chiang, Meng-Hsueh
    Chen, Jone F.
    Liu, Tsu-Jae King
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 4193 - 4199