Optimization of FinFET-based circuits using a dual gate pitch technique

被引:0
|
作者
Marella, Sravan K. [1 ]
Trivedi, Amit Ranjan [2 ]
Mukhopadhyay, Saibal [2 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Source/drain stressors in FinFET-based circuits lose their effectiveness at smaller contacted gate pitches. To improve circuit performance, a dual gate pitch technique is proposed in this work, where standard cells with double the gate pitch are selectively used on the gates of the circuit critical paths, at minimal area and power costs. A stress-aware library characterization is performed for FinFET-based standard cells by obtaining stress distributions using finite element simulations on a subset of structures. The stresses are then employed to create look-up tables for mobility multipliers and threshold voltage shifts, for subsequent performance characterization of FinFET-based standard cells. Finally, a circuit delay optimizer is applied using the dual gate pitch approach and is compared with an alternative gate sizing approach. Using a combination of gate sizing and the dual gate pitch approach, it is shown that the average power delay product improves by 12.9% and 15.9% in 14nm and 10nm technologies, respectively.
引用
收藏
页码:758 / 763
页数:6
相关论文
共 50 条
  • [1] Power Optimization for FinFET-based Circuits Using Genetic Algorithms
    Ouyang, Jin
    Yuan xie
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 211 - 214
  • [2] Performance Optimization in FinFET-based Circuit Using TILOS-like Gate Sizing
    Kim, Jeong Won
    Oh, Deok Keun
    Kim, Juho
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [3] PERFORMANCE COMPARISON OF FINFET-BASED ENERGY RECOVERY ADDER CIRCUITS
    Kaza, Srilakshmi
    Yarlagadda, Syamala
    Raghavendra Chintapalli, S.D.
    Vijaya Babu, E.
    Telecommunications and Radio Engineering (English translation of Elektrosvyaz and Radiotekhnika), 2024, 83 (05): : 83 - 94
  • [4] Ultra-low power FinFET-based domino circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, R. P.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (06) : 952 - 967
  • [5] Analysis of FinFET-Based Adiabatic Circuits for the Design of Arithmetic Structures
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (01)
  • [6] Process Variation Analysis and Optimization of a FinFET-Based VCO
    Yanambaka, Venkata P.
    Mohanty, Saraju P.
    Kougianos, Elias
    Ghai, Dhruva
    Ghai, Garima
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (02) : 126 - 134
  • [7] Flex-pass-gate SRAM for static noise margin enhancement using FinFET-based technology
    O'uchi, Shin-ichi
    Endo, Kazuhiko
    Masahara, Meishoku
    Sakamoto, Kunihiro
    Liu, Yongxun
    Matsukawa, Takashi
    Sekigawa, Toshihiro
    Koike, Hanpei
    Suzuki, Eiichi
    SOLID-STATE ELECTRONICS, 2008, 52 (11) : 1694 - 1702
  • [8] Variability-Aware Design of Double Gate FinFET-based Current Mirrors
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    Okobiah, Oghenekarho
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 347 - 352
  • [9] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    DSuresh
    KKNagarajan
    RSrinivasan
    Journal of Semiconductors, 2015, 36 (04) : 108 - 113
  • [10] The impact of process variations on input impedance and mitigation using a circuit technique in FinFET-based LNA
    Suresh, D.
    Nagarajan, K. K.
    Srinivasan, R.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)