Optimization of FinFET-based circuits using a dual gate pitch technique

被引:0
|
作者
Marella, Sravan K. [1 ]
Trivedi, Amit Ranjan [2 ]
Mukhopadhyay, Saibal [2 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Source/drain stressors in FinFET-based circuits lose their effectiveness at smaller contacted gate pitches. To improve circuit performance, a dual gate pitch technique is proposed in this work, where standard cells with double the gate pitch are selectively used on the gates of the circuit critical paths, at minimal area and power costs. A stress-aware library characterization is performed for FinFET-based standard cells by obtaining stress distributions using finite element simulations on a subset of structures. The stresses are then employed to create look-up tables for mobility multipliers and threshold voltage shifts, for subsequent performance characterization of FinFET-based standard cells. Finally, a circuit delay optimizer is applied using the dual gate pitch approach and is compared with an alternative gate sizing approach. Using a combination of gate sizing and the dual gate pitch approach, it is shown that the average power delay product improves by 12.9% and 15.9% in 14nm and 10nm technologies, respectively.
引用
收藏
页码:758 / 763
页数:6
相关论文
共 50 条
  • [31] Leakage Reduction by Using FinFET Technique for Nanoscale Technology Circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, Rajendra Prasad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (03) : 278 - 285
  • [32] LCINDEP: a novel technique for leakage reduction in FinFET based circuits
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Nagar, Bal Chand
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (01)
  • [33] Comprehensive Optimization of Dual Threshold Independent-Gate FinFET and SRAM Cells
    Ni, Haiyan
    Hu, Jianping
    Yang, Huishan
    Zhu, Haotian
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2018, 2018 (2018)
  • [34] Optimization of FinFET-Based Gain Cells for Low Power Sub-VT Embedded DRAMs
    Amat, E.
    Calomarde, A.
    Canal, R.
    Rubio, A.
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 236 - 243
  • [35] Cost-Effective Computational Modeling of Fault Tolerant Optimization of FinFET-Based SRAM Cells
    Girish, H.
    Shashikumar, D. R.
    CYBERNETICS AND MATHEMATICS APPLICATIONS IN INTELLIGENT SYSTEMS, CSOC2017, VOL 2, 2017, 574 : 1 - 12
  • [36] Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices
    Veloso, A.
    Lee, J. W.
    Simoen, E.
    Ragnarsson, L. -A.
    Arimura, H.
    Cho, M. J.
    Boccardi, G.
    Thean, A.
    Horiguchi, N.
    DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2014, 61 (02): : 225 - 235
  • [37] Memory-Logic Hybrid Gate with 3D-Stackable Complementary Latches for FinFET-based Neural Networks
    Lee, Chieh
    Chih, Yue-Der
    Chang, Jonathan
    Lin, Chrong Jung
    King, Ya-Chin
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [38] Analysis of double-gate FinFET-based address decoder for radiation-induced single-event-transients
    Rathod, S. S.
    Saxena, A. K.
    Dasgupta, S.
    IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (04) : 218 - 226
  • [39] Temperature Effect Inversion-Aware Power-Performance Optimization for FinFET-Based Multicore Systems
    Cai, Ermao
    Marculescu, Diana
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (11) : 1897 - 1910
  • [40] ONOFIC-based leakage reduction technique for FinFET domino circuits
    Magraiya, Vijay Kumar
    Gupta, Tarun Kumar
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (02) : 217 - 237