Optimization of FinFET-based circuits using a dual gate pitch technique

被引:0
|
作者
Marella, Sravan K. [1 ]
Trivedi, Amit Ranjan [2 ]
Mukhopadhyay, Saibal [2 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
来源
2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | 2015年
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Source/drain stressors in FinFET-based circuits lose their effectiveness at smaller contacted gate pitches. To improve circuit performance, a dual gate pitch technique is proposed in this work, where standard cells with double the gate pitch are selectively used on the gates of the circuit critical paths, at minimal area and power costs. A stress-aware library characterization is performed for FinFET-based standard cells by obtaining stress distributions using finite element simulations on a subset of structures. The stresses are then employed to create look-up tables for mobility multipliers and threshold voltage shifts, for subsequent performance characterization of FinFET-based standard cells. Finally, a circuit delay optimizer is applied using the dual gate pitch approach and is compared with an alternative gate sizing approach. Using a combination of gate sizing and the dual gate pitch approach, it is shown that the average power delay product improves by 12.9% and 15.9% in 14nm and 10nm technologies, respectively.
引用
收藏
页码:758 / 763
页数:6
相关论文
共 50 条
  • [21] Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation
    S. Nilamani
    V. N. Ramakrishnan
    Journal of Computational Electronics, 2017, 16 : 74 - 82
  • [22] Performance Evaluation of a FinFET-based Dual-Output Second Generation Current Conveyor
    Yasir, M.
    Ansari, M. Samar
    Sharma, V. Kumar
    2018 IEEE 18TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2018,
  • [23] SET Response of FinFET-based Majority Voter Circuits under Work-Function Fluctuation
    Aguiar, Y. Q.
    Kastensmidt, F. L.
    Meinhardt, C.
    Reis, R. A. L.
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 282 - 285
  • [24] Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation
    Nilamani, S.
    Ramakrishnan, V. N.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 74 - 82
  • [25] Device-Circuit Co-Optimization for Robust Design of FinFET-Based SRAMs
    Gupta, Sumeet Kumar
    Roy, Kaushik
    IEEE DESIGN & TEST, 2013, 30 (06) : 29 - 39
  • [26] Constructive Place-and-Route for FinFET-Based Transistor Arrays in Analog Circuits Under Nonlinear Gradients
    Sharma, Arvind K.
    Madhusudan, Meghna
    Burns, Steven M.
    Yaldiz, Soner
    Mukherjee, Parijat
    Harjani, Ramesh
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (12) : 4373 - 4385
  • [27] A NOVEL FINFET-BASED 1T-DRAM WITH EXTENDED BODY USING GATE-INDUCED DRAIN LEAKAGE MECHANISM
    Huang, Zih-Hao
    Lin, Jyi-Tsong
    Lin, Po-Hsieh
    Chang, Cheng-Hsien
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [28] Subthreshold Performance Improvement of Underlapped FinFET Using Workfunction Modulated Dual-metal Gate Technique
    Daga, Mitali
    Mishra, Guru Prasad
    SILICON, 2021, 13 (05) : 1541 - 1548
  • [29] Subthreshold Performance Improvement of Underlapped FinFET Using Workfunction Modulated Dual-metal Gate Technique
    Mitali Daga
    Guru Prasad Mishra
    Silicon, 2021, 13 : 1541 - 1548
  • [30] GATE LOCATION CHANGING: AN OPTIMIZATION TECHNIQUE FOR QUANTUM CIRCUITS
    Mohammadzadeh, Naser
    Sedighi, Mehdi
    Zamani, Morteza Saheb
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2012, 10 (03)