Device-Circuit Co-Optimization for Robust Design of FinFET-Based SRAMs

被引:3
|
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [2 ]
机构
[1] Purdue Univ, W Lafayette, IN 47907 USA
[2] Purdue Univ, Elect & Comp Engn Fac, W Lafayette, IN 47907 USA
关键词
LOW-POWER; TECHNOLOGY; STABILITY; CELL; 6T;
D O I
10.1109/MDAT.2013.2266394
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A set of device-circuit co-design techniques oriented to increase the resilience of FinFET SRAMs circuits is presented in a study. Co-optimization of fin ratio, thickness, orientation, and height are investigated and its impact on performance and area evaluated. The study presents techniques which use a device-circuit co-design approach to achieve enhancement in stability of SRAM cells. These techniques lead to the mitigation of the design conflicts in SRAMs and make them more robust toward process variations. It is shown that new device structures and design methodologies can be developed by utilizing unique features of FinFETs, and that these devices are especially suitable for memories. It is essential to observe conflicting design requirements for the strength of the access transistors to simultaneously achieve large read stability and write ability.
引用
收藏
页码:29 / 39
页数:11
相关论文
共 50 条
  • [1] Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach
    Gupta, Sumeet Kumar
    Roy, Kaushik
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 187 - 192
  • [2] Device-circuit co-optimization for mixed-mode circuit design via geometric programming
    Kim, Jintae
    Jhaveri, Ritesh
    Woo, Jason
    Yang, Chih-Kong Ken
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 470 - 475
  • [3] Device-Circuit Co-Optimization for Negative Capacitance FinFETs based on SPICE Model
    Huo, Jiali
    Huang, Weixing
    Zhang, Fan
    Huo, Qiang
    Gan, Weizhuo
    Xu, Haoqing
    Zhu, Huilong
    Yin, Huaxiang
    Wu, Zhenhua
    IWAPS 2020: PROCEEDINGS OF 2020 4TH INTERNATIONAL WORKSHOP ON ADVANCED PATTERNING SOLUTIONS (IWAPS), 2020, : 67 - 70
  • [4] Fast and Energy-Efficient CNFET Adders With CDM and Sensitivity-Based Device-Circuit Co-Optimization
    Haghshenas, Kawsar
    Hashemi, Mona
    Nikoubin, Tooraj
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 783 - 794
  • [5] Gate-All-Around FET Based 6T SRAM Design Using a Device-Circuit Co-Optimization Framework
    Wang, Luhao
    Shafaei, Alireza
    Pedram, Massoud
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1113 - 1116
  • [6] Impact of Write Pulse and Process Variation on 22 nm FinFET-Based STT-RAM Design: A Device-Architecture Co-Optimization Approach
    Xu, Cong
    Zheng, Yang
    Niu, Dimin
    Zhu, Xiaochun
    Kang, Seung H.
    Xie, Yuan
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2015, 1 (04): : 195 - 206
  • [7] Evaluating the Impact of Resistive Defects on FinFET-Based SRAMs
    Copetti, Thiago S.
    Medeiros, Guilherme C.
    Poehls, Leticia M. B.
    Balen, Tiago R.
    VLSI-SOC: OPPORTUNITIES AND CHALLENGES BEYOND THE INTERNET OF THINGS, 2019, 500 : 22 - 45
  • [8] Statistical Variability and Sensitivity Analysis of Dual-k Spacer FinFET Device-Circuit Co-Design
    Pal, Pankaj Kumar
    Verma, Shivam
    Kaushik, B. K.
    Dasgupta, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 190 - 193
  • [9] Impact of line edge roughness on the performance of 14-nm FinFET: Device-circuit Co-design
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 213 - 227
  • [10] FinFET-based SRAM design
    Guo, Z
    Balasubramanian, S
    Zlatanovici, R
    King, TJ
    Nikolic, B
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 2 - 7