Device-Circuit Co-Optimization for Robust Design of FinFET-Based SRAMs

被引:3
|
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [2 ]
机构
[1] Purdue Univ, W Lafayette, IN 47907 USA
[2] Purdue Univ, Elect & Comp Engn Fac, W Lafayette, IN 47907 USA
关键词
LOW-POWER; TECHNOLOGY; STABILITY; CELL; 6T;
D O I
10.1109/MDAT.2013.2266394
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A set of device-circuit co-design techniques oriented to increase the resilience of FinFET SRAMs circuits is presented in a study. Co-optimization of fin ratio, thickness, orientation, and height are investigated and its impact on performance and area evaluated. The study presents techniques which use a device-circuit co-design approach to achieve enhancement in stability of SRAM cells. These techniques lead to the mitigation of the design conflicts in SRAMs and make them more robust toward process variations. It is shown that new device structures and design methodologies can be developed by utilizing unique features of FinFETs, and that these devices are especially suitable for memories. It is essential to observe conflicting design requirements for the strength of the access transistors to simultaneously achieve large read stability and write ability.
引用
收藏
页码:29 / 39
页数:11
相关论文
共 50 条
  • [41] A Device-Circuit Aging Simulation Framework Integrating Trap-Based Models and Sensitivity Analysis for FinFET Technology
    Li, Yu
    Xue, Yongkang
    Sun, Zixuan
    Shen, Cong
    Ren, Pengpeng
    Ji, Zhigang
    Zhang, Lining
    Wang, Runsheng
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 206 - 212
  • [42] A Software-Circuit-Device Co-Optimization Framework for Neuromorphic Inference Circuits
    Quibuyen, Paul
    Jiao, Tom
    Wong, Hiu Yung
    IEEE ACCESS, 2022, 10 : 41078 - 41086
  • [43] Comparing the Impact of Power Supply Voltage on CMOS- and FinFET-Based SRAMs in the Presence of Resistive Defects
    Copetti, T.
    Balen, T. R.
    Brum, E.
    Aquistapace, C.
    Bolzani Poehls, L.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (02): : 271 - 284
  • [44] Asymmetric Dual-Spacer Trigate FinFET Device-Circuit Codesign and Its Variability Analysis
    Pal, Pankaj Kumar
    Kaushik, Brajesh Kumar
    Dasgupta, Sudeb
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1105 - 1112
  • [45] Voltage Scaling Influence on the Soft Error Susceptibility of a FinFET-based Circuit
    Brendler, Leonardo H.
    Zimpeck, Alexandra L.
    Kastensmidt, Fernanda L.
    Meinhardt, Cristina
    Reis, Ricardo
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [46] FinFET SRAM - Device and circuit design considerations
    Ananthan, H
    Bansal, A
    Roy, K
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 511 - 516
  • [47] Power Optimization for FinFET-based Circuits Using Genetic Algorithms
    Ouyang, Jin
    Yuan xie
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 211 - 214
  • [48] DEVICE-CIRCUIT CONSIDERATIONS IN THE DESIGN OF BROADBAND MESFET AMPLIFIERS.
    Basawapatna, Ganesh R.
    1977, : 142 - 145
  • [49] Comparing the Impact of Power Supply Voltage on CMOS- and FinFET-Based SRAMs in the Presence of Resistive Defects
    T. Copetti
    T. R. Balen
    E. Brum
    C. Aquistapace
    L. Bolzani Poehls
    Journal of Electronic Testing, 2020, 36 : 271 - 284
  • [50] Enabling Robust SOT-MTJ Crossbars for Machine Learning using Sparsity-Aware Device-Circuit Co-design
    Sharma, Tanvi
    Wang, Cheng
    Agrawal, Amogh
    Roy, Kaushik
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,