Device-Circuit Co-Optimization for Robust Design of FinFET-Based SRAMs

被引:3
|
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [2 ]
机构
[1] Purdue Univ, W Lafayette, IN 47907 USA
[2] Purdue Univ, Elect & Comp Engn Fac, W Lafayette, IN 47907 USA
关键词
LOW-POWER; TECHNOLOGY; STABILITY; CELL; 6T;
D O I
10.1109/MDAT.2013.2266394
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A set of device-circuit co-design techniques oriented to increase the resilience of FinFET SRAMs circuits is presented in a study. Co-optimization of fin ratio, thickness, orientation, and height are investigated and its impact on performance and area evaluated. The study presents techniques which use a device-circuit co-design approach to achieve enhancement in stability of SRAM cells. These techniques lead to the mitigation of the design conflicts in SRAMs and make them more robust toward process variations. It is shown that new device structures and design methodologies can be developed by utilizing unique features of FinFETs, and that these devices are especially suitable for memories. It is essential to observe conflicting design requirements for the strength of the access transistors to simultaneously achieve large read stability and write ability.
引用
收藏
页码:29 / 39
页数:11
相关论文
共 50 条
  • [31] Influence of Temperature on Dynamic Fault Behavior Due to Resistive Defects in FinFET-Based SRAMs
    Medeiros, G.
    Brum, E.
    Poehls, L. Bolzani
    Copetti, T.
    Balen, T.
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [32] Evaluating the Impact of Temperature on Dynamic Fault Behaviour of FinFET-Based SRAMs with Resistive Defects
    Cardoso Medeiros, G.
    Brum, E.
    Bolzani Poehls, L.
    Copetti, T.
    Balen, T.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (02): : 191 - 200
  • [33] Process Variation Analysis and Optimization of a FinFET-Based VCO
    Yanambaka, Venkata P.
    Mohanty, Saraju P.
    Kougianos, Elias
    Ghai, Dhruva
    Ghai, Garima
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2017, 30 (02) : 126 - 134
  • [34] FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay
    Pandey, Archana
    Kumar, Harsh
    Goyal, Praanshu
    Dasgupta, Sudeb
    Manhas, Sanjeev Kumar
    Bulusu, Anand
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 288 - 293
  • [35] Impact of Self-Heating on Negative-Capacitance FinFET: Device-Circuit Interaction
    Prakash, Om
    Pahwa, Girish
    Dabhi, Chetan K.
    Chauhan, Yogesh S.
    Amrouch, Hussam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1420 - 1424
  • [36] Design of active planar antennas based on circuit/full-wave co-optimization
    Rogier, H
    De Zutter, D
    De Mulder, B
    Vandewege, J
    IEEE ANTENNAS AND PROPAGATION SOCIETY SYMPOSIUM, VOLS 1-4 2004, DIGEST, 2004, : 2329 - 2332
  • [37] Threshold Switch Augmented STT MRAM: Design Space Analysis and Device-Circuit Co-Design
    Aziz, Ahmedullah
    Gupta, Sumeet Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (12) : 5381 - 5389
  • [38] Design Technology Co-Optimization Strategy for Ge Fraction in SiGe Channel of SGOI FinFET
    Li, Shixin
    Wu, Zhenhua
    NANOMATERIALS, 2023, 13 (11)
  • [39] Design, Test & Repair Methodology for FinFET-based Memories
    Zorian, Yervant
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [40] Device-Circuit Interactions and Impact on TFT Circuit-System Design
    Cheng, Xiang
    Lee, Sungsik
    Chaji, Reza
    Nathan, Arokia
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (01) : 71 - 80