FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
|
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [1] FinFET Device Circuit Co-Design: Issues and Challenges
    Dasgupta, S.
    Anand, B.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 12 - 13
  • [2] Device Circuit Co-Design Issues in Vertical Nanowire CMOS Platform
    Maheshwaram, Satish
    Manhas, S. K.
    Kaushal, Gaurav
    Anand, Bulusu
    Singh, Navab
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (07) : 934 - 936
  • [3] Impact of line edge roughness on the performance of 14-nm FinFET: Device-circuit Co-design
    Rathore, Rituraj Singh
    Rana, Ashwani K.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 213 - 227
  • [4] FinFET based SRAM Design: A Survey on Device, Circuit, and Technology Issues
    Bayoumi, Magdy
    Dutta, Anandi
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 387 - 390
  • [5] Statistical Variability and Sensitivity Analysis of Dual-k Spacer FinFET Device-Circuit Co-Design
    Pal, Pankaj Kumar
    Verma, Shivam
    Kaushik, B. K.
    Dasgupta, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 190 - 193
  • [6] Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach
    Gupta, Sumeet Kumar
    Roy, Kaushik
    DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 187 - 192
  • [7] VARIATION-AWARE ENERGY-DELAY OPTIMIZATION METHOD FOR DEVICE/CIRCUIT CO-DESIGN
    Wang, Junyao
    Jiang, Xiaobo
    Wang, Xingsheng
    Wang, Runsheng
    Cheng, Binjie
    Asenov, Asen
    Wei, Lan
    Huang, Ru
    2015 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE, 2015,
  • [8] FinFET SRAM - Device and circuit design considerations
    Ananthan, H
    Bansal, A
    Roy, K
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 511 - 516
  • [9] An Approach to the Device-Circuit Co-Design of HyperFET Circuits
    Jimenez, Manuel
    Nunez, Juan
    Jose Avedillo, Maria
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] Device/Circuit/Architecture Co-Design of Reliable STT-MRAM
    Pajouhi, Zoha
    Fong, Xuanyao
    Roy, Kaushik
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1437 - 1442