FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
|
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [31] Gated-Diode FinFET DRAMs: Device and Circuit Design-Considerations
    Bhoj, Ajay N.
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2010, 6 (04)
  • [32] Optimization methodology of layer numbers with circuit/process co-design
    Kyogoku, Takanori
    Inoue, Junpei
    Nakashima, Hidenari
    Uezono, Takumi
    Okada, Kenichi
    Masu, Kazuya
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (4 A): : 2476 - 2480
  • [33] ESD Protection and Biomedical Integrated Circuit Co-Design Techniques
    Liu, Jian
    Wang, Xin
    Zhao, Hui
    Fang, Qiang
    Shi, Zitao
    Wang, Li
    Zhang, Chen
    Wang, Albert
    Cheng, Yuhua
    Zhao, Bin
    Zhang, Gary
    2011 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2011, : 405 - 408
  • [34] Co-Design of Quantum and Electronic Integrations by Available Circuit Simulators
    Kouzaev, Guennadi
    PROCEEDINGS OF THE 13TH WSEAS INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN CIRCUITS, 2009, : 152 - 155
  • [35] Optimization methodology of layer numbers with circuit/process co-design
    Kyogoku, T
    Inoue, J
    Nakashima, H
    Uezono, T
    Okada, K
    Masu, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4A): : 2476 - 2480
  • [36] Equivalent Circuit Modeling of UWB Antennas for System Co-Design
    Guo, Yongxin
    Zhang, Yaqiong
    Rasmita, Abdullah
    Leong, Mook-Seng
    2010 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, 2010,
  • [37] A hardware/software co-design approach for VLSI circuit partitioning
    Areibi, Shawki
    Li, Fujian
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 81 - +
  • [38] Antenna-circuit-signal co-design for UWB systems
    Boryssenko, A. O.
    Schaubert, D. H.
    ULTRAWIDEBAND AND ULTRASHORT IMPULSE SIGNALS, PROCEEDINGS, 2006, : 97 - +
  • [39] Device-Circuit Interactions and Impact on TFT Circuit-System Design
    Cheng, Xiang
    Lee, Sungsik
    Chaji, Reza
    Nathan, Arokia
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (01) : 71 - 80
  • [40] Optimized Design Methodology of SNOP Device Circuit Parameters
    Chen, Jianchun
    Li, Dayi
    Wang, Cong
    Lu, Yi
    Xu, Feng
    Wang, Chaoliang
    Qiu, Peng
    2018 21ST INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS), 2018, : 2403 - 2407