FinFET Device Circuit Co-design Issues: Impact of Circuit Parameters on Delay

被引:1
|
作者
Pandey, Archana [1 ]
Kumar, Harsh [1 ]
Goyal, Praanshu [2 ]
Dasgupta, Sudeb [1 ]
Manhas, Sanjeev Kumar [1 ]
Bulusu, Anand [1 ]
机构
[1] IIT Roorkee, Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[2] IIT Guwahati, Elect & Elect Engn, Gauhati, India
关键词
capacitance; delay; FinFET; FinFET inverter chain; transition time; DOUBLE-GATE FINFET; CAPACITANCE;
D O I
10.1109/VLSID.2016.15
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
FinFET circuits' performance suffers from high level of parasitics at short channel lengths despite their excellent intrinsic behavior. The effective values of a FinFET logic gate's input and parasitic capacitances (C-in,C-p) depend strongly on its terminal voltages due to strong gate controlled modulation of carrier densities in the low doped part of the extension region which shields gate-extension fringing field capacitance. Therefore, for developing a systematic circuit design methodology with best performance, it is very important to have a quantitative understanding of FinFET device parasitics, their dependence on circuit parameters and thereby impact on circuit delay. In this paper, we investigate the impact of this strong dependence of capacitances and its relationship with delay of a multi-stage logic circuit. For this, we study the influence of circuit parameters such as input and output transition times, inverter size ( no. of fins), load capacitance etc. on transient behavior of FinFET inverter chains. We explain that the trend of change in inverter chain delay with respect to driver-load ratio (NF1/NF2) and load (C-L) can be predicted if this phenomenon is considered.
引用
收藏
页码:288 / 293
页数:6
相关论文
共 50 条
  • [41] Device circuit co-design to reduce gate leakage current in VLSI logic circuits in nano regime
    Rana, Ashwani K.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2016, 29 (03) : 487 - 500
  • [42] Novel Critical Path Aware Transistor Optimization for Mobile SoC Device-Circuit Co-design
    Mojumder, Niladri N.
    Song, S. C.
    Wang, Joseph
    Lin, Ken
    Rim, Ken
    Xu, Jeff
    Yeap, Geoffrey
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [43] Enabling RRAM-Based Brain-Inspired Computation by Co-design of Device, Circuit, and System
    Dou, Chunmeng
    Xu, Xiaoxin
    Zhang, Xumeng
    Wang, Linfang
    Ye, Wang
    An, Junjie
    Yang, Jianguo
    Luo, Qing
    Shi, Tuo
    Liu, Jing
    Shang, Dashan
    Zhang, Feng
    Liu, Qi
    Liu, Ming
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [44] Computing with subthreshold leakage: Device/circuit/architecture co-design for ultralow-power subthreshold operation
    Raychowdhury, A
    Paul, BC
    Bhunia, S
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (11) : 1213 - 1224
  • [45] High-Data-Rate Modulators Based on Graphene Transistors: Device Circuit Co-Design Proposals
    Pacheco-Sanchez, Anibal
    Ramos-Silva, J. Noe
    Mavredakis, Nikolaos
    Ramirez-Garcia, Eloy
    Jimenez, David
    ELECTRONICS, 2024, 13 (20)
  • [46] Width quantization aware FinFET circuit design
    Gu, Jie
    Keane, John
    Sapatnekar, Sachin
    Kim, Chris
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 337 - 340
  • [47] FinFET for mmWave - Technology and Circuit Design Challenges
    Callender, Steven
    Shin, Woorim
    Lee, Hyung-jin
    Pellerano, Stefano
    Hull, Christopher
    2018 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2018, : 168 - 173
  • [48] Time-zero-variability and BTI impact on advanced FinFET device and circuit reliability
    Mukhopadhyay, Subhadeep
    Lee, Yung-Huei
    Lee, Jen-Hao
    MICROELECTRONICS RELIABILITY, 2018, 81 : 226 - 231
  • [49] Design optimization of junctionless bottom spacer tapered FinFET: Device to circuit level implementation
    Bhukya, Sunitha
    Nistala, Bheema Rao
    MICROELECTRONICS JOURNAL, 2023, 139
  • [50] Circuit Topology and Synthesis Flow Co-Design for the Development of Computational ReRAM
    Fernandez, Carlos
    Vourkas, Ioannis
    Rubio, Antonio
    2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 295 - 298