Optimization of FinFET-based circuits using a dual gate pitch technique

被引:0
|
作者
Marella, Sravan K. [1 ]
Trivedi, Amit Ranjan [2 ]
Mukhopadhyay, Saibal [2 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Source/drain stressors in FinFET-based circuits lose their effectiveness at smaller contacted gate pitches. To improve circuit performance, a dual gate pitch technique is proposed in this work, where standard cells with double the gate pitch are selectively used on the gates of the circuit critical paths, at minimal area and power costs. A stress-aware library characterization is performed for FinFET-based standard cells by obtaining stress distributions using finite element simulations on a subset of structures. The stresses are then employed to create look-up tables for mobility multipliers and threshold voltage shifts, for subsequent performance characterization of FinFET-based standard cells. Finally, a circuit delay optimizer is applied using the dual gate pitch approach and is compared with an alternative gate sizing approach. Using a combination of gate sizing and the dual gate pitch approach, it is shown that the average power delay product improves by 12.9% and 15.9% in 14nm and 10nm technologies, respectively.
引用
收藏
页码:758 / 763
页数:6
相关论文
共 50 条
  • [41] FinFET-based Dynamic Power Management of On-chip Interconnection Networks through Adaptive Back-gate Biasing
    Lee, Chun-Yi
    Jha, Niraj K.
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 350 - 357
  • [42] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    SILICON, 2022, 14 (16) : 10301 - 10311
  • [43] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    Silicon, 2022, 14 : 10301 - 10311
  • [44] Redesign technique for combinational circuits based on gate reconnections
    Kukimoto, Yuji
    Fujita, Masahiro
    Brayton, Robert K.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 632 - 637
  • [45] Low Write-Energy STT-MRAMs using FinFET-based Access Transistors
    Shafaei, Alireza
    Wang, Yanzhi
    Pedram, Massoud
    2014 32ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2014, : 374 - 379
  • [46] Optimization of Reversible Circuits Using Gate Pair Classification
    P. Sai Phaneendra
    Chetan Vudadha
    M. B. Srinivas
    SN Computer Science, 2022, 3 (1)
  • [47] Improvement in electrostatic effeciency using workfunction modulated dual metal gate FinFET
    Daga, Mitali
    Mishra, Guru Prasad
    MATERIALS TODAY-PROCEEDINGS, 2021, 43 : 3443 - 3446
  • [48] Energy Efficient and Variability Immune Adder Circuits using Short Gate FinFET INDEP Technique at 10nm technology node
    Mushtaq U.
    Akram M.W.
    Prasad D.
    Australian Journal of Electrical and Electronics Engineering, 2023, 20 (01): : 1 - 12
  • [49] Design of Dual-Material Gate Junctionless FinFET based on the Properties of Materials Forming Gate Electrode
    Mathew, Shara
    Bhat, K. N.
    Nithin
    Rao, Rathnamala
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4073 - 4082
  • [50] Modeling of the Reliability Degradation of a FinFET-based SRAM Due to Bias Temperature Instability, Hot Carrier Injection, and Gate Oxide Breakdown
    Zhang, Rui
    Liu, Taizhi
    Yang, Kexin
    Milor, Linda
    2017 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2017, : 90 - 93