FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node

被引:1
|
作者
Jena, J. [1 ]
Jena, D. [1 ]
Mohapatra, E. [1 ]
Das, S. [2 ]
Dash, T. P. [1 ]
机构
[1] Siksha Anusandhan Deemed Be Univ, Dept Elect & Commun Engn, Bhubaneswar 751030, Odisha, India
[2] Silicon Inst Technol, Dept ECE, Bhubaneswar 751024, Odisha, India
关键词
CMOS; Stressors; DTCO; FinFET; Inverter; MOBILITY MODEL; GATE; IMPACT;
D O I
10.1007/s12633-022-01812-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Stress engineering is one of the best techniques to enhance the potential of a device. In the first phase of this work, the impact of stress on the physical and electrical performance of FinFET based inverter is investigated using 2D and 1D stress mapping techniques. Electrons and holes mobility enhancements are presented in the sidewall fins of and < 110> direction respectively, by resulting tensile stress in n-FinFET and compressive stress in p-FinFET. According to the sidewall orientation ( or < 110>), the amount of mobility enhancement of both the electrons and holes are resulting in more than 100% (>100%) and less than 25% (<25%) respectively. In the second phase, Design Technique Co-Optimization (DTCO) method is approached in inverter standard cells generation to enable the VLSI digital system design flow based on standard cells using FinFET. FinFET-based inverters at 7 nm technology nodes is designed using the GTS TCAD framework. The optimal electrical characteristics such as current density, throughput delay, average power dissipation, and switching energy are presented with optimal design.
引用
收藏
页码:10781 / 10794
页数:14
相关论文
共 50 条
  • [41] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    Transactions on Electrical and Electronic Materials, 2023, 24 : 178 - 187
  • [42] Multi-Level Design Influences on Robustness Evaluation of 7nm FinFET Technology
    Brendler, Leonardo H.
    Zimpeck, Alexandra L.
    Meinhardt, Cristina
    Reis, Ricardo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (02) : 553 - 564
  • [43] Dimensional Effect on Analog/RF Performance of Dual Material Gate Junctionless FinFET at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (03) : 178 - 187
  • [44] Systematic Approach of FinFET based SRAM Bitcell Design for 32nm Node and Below
    Song, S. C.
    Abu-Rahma, M.
    Han, B. M.
    Ge, L.
    Yoon, S. S.
    Wang, J.
    Yang, W.
    Liu, D.
    Hu, C.
    Yeap, G.
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 165 - +
  • [45] Variability-Aware Design of Double Gate FinFET-based Current Mirrors
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    Okobiah, Oghenekarho
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 347 - 352
  • [46] TEASE: A Systematic Analysis Framework for Early Evaluation of FinFET-based Advanced Technology Nodes
    Mallik, Arindam
    Zuber, Paul
    Liu, Tsung-Te
    Chava, Bharani
    Ballal, Bhavana
    Del Bario, Pablo Royer
    Baert, Rogier
    Croes, Kris
    Ryckaert, Julien
    Badaroglu, Mustafa
    Mercha, Abdelkarim
    Verkest, Diederik
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [47] Design Optimization for Process-Variation-Tolerant 22-nm FinFET-Based 6-T SRAM Cell with Worst-Case Sampling Method
    Oh, Sangheon
    Shin, Changhwan
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 541 - 543
  • [48] Source/drain stressor design for advanced devices at 7 nm technology node
    Dash T.P.
    Dey S.
    Das S.
    Jena J.
    Mahapatra E.
    Maiti C.K.
    Nanoscience and Nanotechnology - Asia, 2020, 10 (04): : 447 - 456
  • [49] GAAFET Versus Pragmatic FinFET at the 5nm Si-Based CMOS Technology Node
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    Fossum, Jerry G.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 164 - 169
  • [50] FinFET SRAM Process Technology for hp32 nm node and beyond
    Yagishita, Atsushi
    2007 IEEE International Conference on Integrated Circuit Design and Technology, Proceedings, 2007, : 59 - 62