Design for velocity saturated, short-channel CMOS drivers with simultaneous switching noise and switching time considerations

被引:14
|
作者
Yang, YC [1 ]
Brews, JR [1 ]
机构
[1] UNIV ARIZONA,DEPT ELECT & COMP ENGN,TUCSON,AZ 85721
关键词
D O I
10.1109/4.535425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design guidelines for velocity-saturated, short-channel CMOS drivers are presented in this paper based on approximating the package inductance by an effective, lumped, power-supply bus parasitic inductance. A worst-case maximum simultaneous switching noise V-GM and gate propagation delay time t(D,1/2) are treated as performance constraints for which driver design tradeoffs between driver geometry, the maximum number of simultaneously switched drivers, and the effective inductance are obtained, For typical loading conditions, design examples based on the proposed guidelines are shown by SPICE simulations using the MOS3 model to agree with both design goals within 10%.
引用
收藏
页码:1357 / 1360
页数:4
相关论文
共 50 条
  • [21] Design of a new CMOS output buffer with low switching noise
    Yang, L
    Yuan, JS
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 131 - 134
  • [22] Effects and modeling of simultaneous switching noise for BiCMOS off-chip drivers
    Rambus Inc, Mountain View, United States
    IEEE Trans Compon Packag Manuf Technol Part B Adv Packag, 3 (473-480):
  • [23] Effects and modeling of simultaneous switching noise for BiCMOS off-chip drivers
    Secker, DA
    Prince, JL
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (03): : 473 - 480
  • [24] DESIGN CONSIDERATIONS FOR LOW SWITCHING VOLTAGE CROSSING CHANNEL SWITCHES
    GOEL, K
    WOOTEN, E
    CHANG, WSC
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1988, 6 (06) : 881 - 886
  • [25] Estimation of maximum simultaneous switching noise for ground interconnection networks in CMOS systems
    Baek, J.-H.
    Kim, S.-Y.
    IEICE Transactions on Electronics, 2001, E84-C (03) : 376 - 381
  • [26] Estimation of maximum simultaneous switching noise for ground interconnection networks in CMOS systems
    Baek, JH
    Kim, SY
    IEICE TRANSACTIONS ON ELECTRONICS, 2001, E84C (03): : 376 - 381
  • [27] Simultaneous Switching Noise analysis and low bouncing buffer design
    Jou, SJ
    Cheng, WC
    Lin, YT
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 545 - 548
  • [28] Exploiting CMOS short-channel effects for yield enhancement in analogue/RF design
    Gomez, D.
    Mateo, D.
    ELECTRONICS LETTERS, 2010, 46 (08) : 559 - U30
  • [29] SSOCAD: Design automation methodology for simultaneous switching noise in ASICs
    Pratapneni, S
    Jong, JM
    Kollipara, R
    Alani, A
    Lim, C
    Oehrle, G
    1996 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1996, 2920 : 1 - 6
  • [30] APPLICATION-SPECIFIC CMOS OUTPUT DRIVER CIRCUIT-DESIGN TECHNIQUES TO REDUCE SIMULTANEOUS SWITCHING NOISE
    SENTHINATHAN, R
    PRINCE, JL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1383 - 1388