Design for velocity saturated, short-channel CMOS drivers with simultaneous switching noise and switching time considerations

被引:14
|
作者
Yang, YC [1 ]
Brews, JR [1 ]
机构
[1] UNIV ARIZONA,DEPT ELECT & COMP ENGN,TUCSON,AZ 85721
关键词
D O I
10.1109/4.535425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design guidelines for velocity-saturated, short-channel CMOS drivers are presented in this paper based on approximating the package inductance by an effective, lumped, power-supply bus parasitic inductance. A worst-case maximum simultaneous switching noise V-GM and gate propagation delay time t(D,1/2) are treated as performance constraints for which driver design tradeoffs between driver geometry, the maximum number of simultaneously switched drivers, and the effective inductance are obtained, For typical loading conditions, design examples based on the proposed guidelines are shown by SPICE simulations using the MOS3 model to agree with both design goals within 10%.
引用
收藏
页码:1357 / 1360
页数:4
相关论文
共 50 条
  • [41] New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design
    Eo, Y
    Eisenstadt, WR
    Jeong, JY
    Kwon, OK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 303 - 312
  • [42] A simultaneous switching noise design algorithm for leadframe packages with or without ground plane
    Huang, C
    Yang, YC
    Prince, JL
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (01): : 15 - 22
  • [43] A novel design for evaluating simultaneous switching noise within an enhanced IBIS model
    Huang, Wen-Tzeng
    Tan, Sun-Yen
    Chang, Yuan-Jen
    Tuan, Chiu-Ching
    WSEAS Transactions on Circuits and Systems, 2010, 9 (01): : 42 - 59
  • [44] Simultaneous switching noise projection for high-performance SOI chip design
    Wang, LK
    Chen, HH
    1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 112 - 113
  • [45] Power transmission lines: A new interconnect design to eliminate simultaneous switching noise
    Engin, A. Ege
    Swaminathan, Madhavan
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1139 - 1143
  • [46] Design and analysis of a novel Electromagnetic Bandgap structure for suppressing simultaneous switching noise
    Lu, Hong Min
    Zhao, J.X.
    Yu, Z.Y.
    Progress In Electromagnetics Research C, 2012, 30 : 81 - 91
  • [47] Delay uncertainty due to on-chip simultaneous switching noise in high performance cmos integrated circuits
    Tang, KT
    Friedman, EG
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 633 - 642
  • [48] Core logic simultaneous switching noise measurements on a 500MHz CMOS chip on a CBGA SCM
    Singh, B
    Becker, WD
    McAllister, M
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 605 - 609
  • [49] Application of the Compact Channel Thermal Noise Model of Short Channel MOSFETs to CMOS RFIC Design
    Jeon, Jongwook
    Song, Ickhyun
    Lee, Jong Duk
    Park, Byung-Gook
    Shin, Hyungcheol
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (05): : 627 - 634
  • [50] Antenna Switching Sequence Design for Channel Sounding in a Fast Time-varying Channel
    Wang, Rui
    Renaudin, Olivier
    Bas, C. Umit
    Sangodoyin, Seun
    Molisch, Andreas F.
    2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,