Design for velocity saturated, short-channel CMOS drivers with simultaneous switching noise and switching time considerations

被引:14
|
作者
Yang, YC [1 ]
Brews, JR [1 ]
机构
[1] UNIV ARIZONA,DEPT ELECT & COMP ENGN,TUCSON,AZ 85721
关键词
D O I
10.1109/4.535425
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design guidelines for velocity-saturated, short-channel CMOS drivers are presented in this paper based on approximating the package inductance by an effective, lumped, power-supply bus parasitic inductance. A worst-case maximum simultaneous switching noise V-GM and gate propagation delay time t(D,1/2) are treated as performance constraints for which driver design tradeoffs between driver geometry, the maximum number of simultaneously switched drivers, and the effective inductance are obtained, For typical loading conditions, design examples based on the proposed guidelines are shown by SPICE simulations using the MOS3 model to agree with both design goals within 10%.
引用
收藏
页码:1357 / 1360
页数:4
相关论文
共 50 条
  • [31] Accurate simultaneous switching noise estimation including velocity-saturation effects
    Vemuru, SR
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (02): : 344 - 349
  • [32] A new macromodeling approach for digital output drivers and application in simultaneous switching noise analysis
    Buhrow, Benjamin R.
    Daniel, Erik S.
    Gilbert, Barry K.
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2007, : 255 - +
  • [33] An Analysis of the Timing Behavior of CMOS Digital Blocks under Simultaneous Switching Noise Conditions
    Azais, F.
    Bertrand, Y.
    Renovell, M.
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 158 - 163
  • [34] Efficient design/simulation algorithms for simultaneous switching noise in leadframe packages
    Huang, C
    Lin, L
    Prince, JL
    MICROSYSTEM TECHNOLOGIES, 1997, 3 (04) : 178 - 182
  • [35] Simultaneous switching noise analysis and low-bounce buffer design
    Jou, SJ
    Cheng, WC
    Lin, YT
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (06): : 303 - 311
  • [36] Efficient design/simulation algorithms for simultaneous switching noise in leadframe packages
    C. Huang
    L. Lin
    J. L. Prince
    Microsystem Technologies, 1997, 3 : 178 - 182
  • [37] A Noise-aware Design and an Enhanced IBIS Model for Evaluating Simultaneous Switching Noise
    Huang, Wen-Tzeng
    Tan, Sun-Yen
    Chen, Chin-Hsing
    Tuan, Chiu-Ching
    PROCEEDINGS OF THE 8TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, ELECTRONICS, CONTROL & SIGNAL PROCESSING (CSECS'09), 2009, : 308 - +
  • [38] Derivation of drain current thermal noise for short-channel MOSFETs including the velocity saturation effect
    Han, K
    Lee, K
    Shin, H
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 44 (01) : 97 - 102
  • [39] Semi-classical consideration of velocity overshoot effect on transport noise in short-channel MOSFETs
    Masaoka, Akira
    Sumino, Daijiro
    Omura, Yasuhisa
    Technology Reports of Kansai University, 2006, 48 : 23 - 40
  • [40] Analytical thermal noise model suitable for circuit design using short-channel MOSFETs
    Jeon, J
    Kim, S
    Kang, IM
    Han, K
    Lee, K
    Shin, H
    2005 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, Digest of Papers, 2005, : 637 - 640