A New High-Speed Architecture for Reed-Solomon Decoder

被引:0
|
作者
Zhou, Xun [1 ]
He, Xu [1 ]
Zhou, Liang [1 ]
机构
[1] Univ Elect Sci & Technol China, Natl Key Lab Commun, Chengdu 610054, Peoples R China
关键词
Reed-Solomon codes; pipelined decoder; very large scale integration (VLSI); VLSI ARCHITECTURE;
D O I
10.1109/NSWCTC.2009.232
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new VLSI architecture for decoding Reed-Solomon codes with a modified Berlekamp-Massey algorithm. By employing t-folded architecture, we achieve the highest throughput and the resource utilization efficiency without degrading performance on critical path delay. More interestingly, on the basis of the proposed architecture, further complexity benefit can be realized by sharing hardware units among sub-blocks, which is usually neglected in previous research. Two algorithms using this sharing technique are given and demonstrated to reduce the hardware complexity dramatically. Compared to the current commercial IP core, the proposed architectures are more advantageous in a certain content of the characteristics.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [41] An area-efficient VLSI architecture for Reed-Solomon decoder
    Guo, YF
    Li, ZC
    Wang, Q
    INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1154 - 1158
  • [42] A VLSI architecture for cellular automata based Reed-Solomon decoder
    Nandi, S
    Rambabu, C
    Chaudhari, PP
    FOURTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS, AND NETWORKS (I-SPAN'99), PROCEEDINGS, 1999, : 158 - 165
  • [43] High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm and Its Folded Architecture
    Park, Jeong-In
    Lee, Kihoon
    Choi, Chang-Seok
    Lee, Hanho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (03) : 193 - 202
  • [44] On a high-speed reed-solomon codec architecture for 43 Gb/s optical transmission systems
    Buerner, T
    Dohmen, R
    Zottmann, A
    Saeger, M
    van Wijngaarden, AJ
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 743 - 746
  • [45] New Scalable Decoder Architectures for Reed-Solomon Codes
    Wu, Yingquan
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2015, 63 (08) : 2741 - 2761
  • [46] A PROGRAMMABLE DECODER FOR REED-SOLOMON CODES
    KATSAROS, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1988, 64 (04) : 641 - 647
  • [47] Erratum to: Three-Parallel Reed-Solomon Decoder Using S-DCME for High-Speed Communications
    Jae Do Lee
    Myung Hoon Sunwoo
    Journal of Signal Processing Systems, 2012, 67 : 331 - 331
  • [48] Pipelined recursive modified Euclidean algorithm block for low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    ELECTRONICS LETTERS, 2003, 39 (19) : 1371 - 1372
  • [49] High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm
    Park, Jeong-In
    Lee, Kihoon
    Choi, Chang-Seok
    Lee, Hanho
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 452 - 455
  • [50] Implementation of reed-solomon decoder in microblaze
    Gorelova, O. V.
    Sorokin, A. Y.
    2005 15th International Crimean Conference Microwave & Telecommunication Technology, Vols 1 and 2, Conference Proceedings, 2005, : 340 - 341