A New High-Speed Architecture for Reed-Solomon Decoder

被引:0
|
作者
Zhou, Xun [1 ]
He, Xu [1 ]
Zhou, Liang [1 ]
机构
[1] Univ Elect Sci & Technol China, Natl Key Lab Commun, Chengdu 610054, Peoples R China
关键词
Reed-Solomon codes; pipelined decoder; very large scale integration (VLSI); VLSI ARCHITECTURE;
D O I
10.1109/NSWCTC.2009.232
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new VLSI architecture for decoding Reed-Solomon codes with a modified Berlekamp-Massey algorithm. By employing t-folded architecture, we achieve the highest throughput and the resource utilization efficiency without degrading performance on critical path delay. More interestingly, on the basis of the proposed architecture, further complexity benefit can be realized by sharing hardware units among sub-blocks, which is usually neglected in previous research. Two algorithms using this sharing technique are given and demonstrated to reduce the hardware complexity dramatically. Compared to the current commercial IP core, the proposed architectures are more advantageous in a certain content of the characteristics.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [11] A low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 127 - 130
  • [12] HIGH-SPEED REED-SOLOMON DECODER FOR CORRECTING ERRORS AND ERASURES
    WEI, CH
    CHEN, CC
    LIU, GS
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1993, 140 (04): : 246 - 254
  • [13] Parallel architecture for high-speed Reed-Solomon codec
    Matsushima, TK
    Matsushima, T
    Hirasawa, S
    ITS '98 PROCEEDINGS - SBT/IEEE INTERNATIONAL TELECOMMUNICATIONS SYMPOSIUM, VOLS 1 AND 2, 1998, : 468 - 473
  • [14] Implementation of high speed Reed-Solomon decoder
    Kim, DS
    Choi, JC
    Chung, DJ
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 808 - 812
  • [15] Modified Euclidean algorithm block for high-speed Reed-Solomon decoder
    Lee, H
    ELECTRONICS LETTERS, 2001, 37 (14) : 903 - 904
  • [16] A high-speed Reed-Solomon decoder for correction of both errors and erasures
    Cai, Zhaohui
    Hao, Jianzhong
    Sun, Sumei
    Chin, Francois Poshin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 281 - +
  • [17] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239
  • [18] VLSI Architecture for Reed-Solomon Decoder
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Kumar, Ratna K., V
    JOURNAL OF SPACECRAFT TECHNOLOGY, 2011, 21 (02): : 1 - 11
  • [19] A high-speed low-complexity Reed-Solomon decoder for optical communications
    Lee, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (08): : 461 - 465
  • [20] High-Speed Low-Complexity Architecture for Reed-Solomon Decoders
    Lu, Yung-Kuei
    Shieh, Ming-Der
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (07): : 1824 - 1831