A New High-Speed Architecture for Reed-Solomon Decoder

被引:0
|
作者
Zhou, Xun [1 ]
He, Xu [1 ]
Zhou, Liang [1 ]
机构
[1] Univ Elect Sci & Technol China, Natl Key Lab Commun, Chengdu 610054, Peoples R China
关键词
Reed-Solomon codes; pipelined decoder; very large scale integration (VLSI); VLSI ARCHITECTURE;
D O I
10.1109/NSWCTC.2009.232
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new VLSI architecture for decoding Reed-Solomon codes with a modified Berlekamp-Massey algorithm. By employing t-folded architecture, we achieve the highest throughput and the resource utilization efficiency without degrading performance on critical path delay. More interestingly, on the basis of the proposed architecture, further complexity benefit can be realized by sharing hardware units among sub-blocks, which is usually neglected in previous research. Two algorithms using this sharing technique are given and demonstrated to reduce the hardware complexity dramatically. Compared to the current commercial IP core, the proposed architectures are more advantageous in a certain content of the characteristics.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [31] High-Speed Reed-Solomon Errors-and-Erasures Decoder Design with Burst Error Correcting
    Yuan, Bo
    Sha, Jin
    Li, Li
    Wang, Zhongfeng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 485 - +
  • [32] A Low Complexity VLSI Architecture for Reed-Solomon Decoder
    Khalesi, Hasan
    Nabavi, A.
    Bornoosh, B.
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
  • [33] A UNIVERSAL REED-SOLOMON DECODER
    BLAHUT, RE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1984, 28 (02) : 150 - 158
  • [34] High-speed interpolation architecture for soft-decision decoding of Reed-Solomon codes
    Wang, Zhongfeng
    Ma, Jun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (09) : 937 - 950
  • [35] A high speed low complexity Reed-Solomon decoder for correcting errors and erasures
    Zhang, J
    Fan, GR
    Kuang, JM
    Wang, H
    International Symposium on Communications and Information Technologies 2005, Vols 1 and 2, Proceedings, 2005, : 976 - 979
  • [36] Three-Parallel Reed-Solomon Decoder Using S-DCME for High-Speed Communications
    Jae Do Lee
    Myung Hoon Sunwoo
    Journal of Signal Processing Systems, 2012, 66 : 15 - 24
  • [37] Three-Parallel Reed-Solomon Decoder Using S-DCME for High-Speed Communications
    Do Lee, Jae
    Sunwoo, Myung Hoon
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (01): : 15 - 24
  • [38] New degree computationless modified Euclid algorithm and architecture for Reed-Solomon decoder
    Baek, Jae H.
    Sunwoo, Myung H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (08) : 915 - 920
  • [39] Ultra folded high-speed architectures for Reed-Solomon decoders
    Seth, K
    Viswajith, KN
    Srinivasan, S
    Kamakoti, V
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 517 - 520
  • [40] A high-speed and low-latency Reed-Solomon decoder based on a dual-line structure
    Kang, HJ
    Park, IC
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3180 - 3183