New degree computationless modified Euclid algorithm and architecture for Reed-Solomon decoder

被引:46
|
作者
Baek, Jae H. [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443794, South Korea
关键词
degree computation circuit; forward error control; low hardware complexity; Reed-Solomon (RS) codes; short latency; systolic array; VLSI design;
D O I
10.1109/TVLSI.2006.878484
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t + 2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-mu m Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders.
引用
收藏
页码:915 / 920
页数:6
相关论文
共 50 条
  • [1] Enhanced degree computationless modified Euclid's algorithm for Reed-Solomon decoder
    Baek, Jaehyun
    Sunwoo, Myung Hoon
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3554 - +
  • [2] Area-efficient Recursive Degree Computationless Modified Euclid's Architecture for Reed-Solomon Decoder
    Guo, Wen
    Gai, Weixin
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [3] Enhanced degree computationless modified Euclid's algorithm for Reed-Solomon decoders
    Baek, J. H.
    Sunwoo, M. H.
    ELECTRONICS LETTERS, 2007, 43 (03) : 175 - 177
  • [4] Design of Reed-Solomon encoder/decoder using modified Euclid's algorithm
    Lee, JH
    Kwon, BI
    Kwon, JK
    Bock, SB
    KORUS-2002: 6TH RUSSIAN-KOREAN INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, PROCEEDINGS, 2002, : 363 - 366
  • [5] A high-speed pipelined degree-computationless modified euclidean algorithm architecture for Reed-Solomon decoders
    Lee, Seungbeoin
    Lee, Hanho
    Shin, Jongyoon
    Ko, Je-Soo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 901 - +
  • [6] A high-speed pipelined degree-computationless modified Euclidean algorithm architecture for Reed-Solomon decoders
    Lee, Seungbeom
    Lee, Hanho
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (03) : 830 - 835
  • [7] VLSI design of Reed-Solomon decoder based on new architecture of modified Euclidean algorithm
    Zeng, XY
    Gu, ZY
    Chen, C
    Zhang, QL
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 836 - 839
  • [8] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239
  • [9] VLSI Architecture for Reed-Solomon Decoder
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Kumar, Ratna K., V
    JOURNAL OF SPACECRAFT TECHNOLOGY, 2011, 21 (02): : 1 - 11
  • [10] A low complexity Reed-Solomon architecture using the Euclid's algorithm
    Chang, H
    Sunwoo, MH
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 513 - 516