New degree computationless modified Euclid algorithm and architecture for Reed-Solomon decoder

被引:46
|
作者
Baek, Jae H. [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443794, South Korea
关键词
degree computation circuit; forward error control; low hardware complexity; Reed-Solomon (RS) codes; short latency; systolic array; VLSI design;
D O I
10.1109/TVLSI.2006.878484
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t + 2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-mu m Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders.
引用
收藏
页码:915 / 920
页数:6
相关论文
共 50 条
  • [21] A fast parallel Reed-Solomon decoder on a reconfigurable architecture
    Koohi, A
    Bagherzadeh, N
    Pan, CZ
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 59 - 64
  • [22] VLSI architecture of modified Euclidean algorithm for Reed-Solomon code
    Chang, YW
    Truong, TK
    Jeng, JH
    INFORMATION SCIENCES, 2003, 155 (1-2) : 139 - 150
  • [23] A Low Complexity VLSI Architecture for Reed-Solomon Decoder
    Khalesi, Hasan
    Nabavi, A.
    Bornoosh, B.
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 1551 - 1554
  • [24] A pipelined Reed-Solomon decoder based on a modified step-by-step algorithm
    Peng, Xing-ru
    Zhang, Wei
    Liu, Yan-yan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 954 - 961
  • [25] A UNIVERSAL REED-SOLOMON DECODER
    BLAHUT, RE
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1984, 28 (02) : 150 - 158
  • [26] A pipelined Reed-Solomon decoder based on a modified step-by-step algorithm
    Xing-ru PENG
    Wei ZHANG
    Yan-yan LIU
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 (09) : 954 - 961
  • [27] A pipelined Reed-Solomon decoder based on a modified step-by-step algorithm
    Xing-ru Peng
    Wei Zhang
    Yan-yan Liu
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 : 954 - 961
  • [28] Decoding Reed-Solomon Codes Using Euclid's Algorithm
    Shankar, Prill
    RESONANCE-JOURNAL OF SCIENCE EDUCATION, 2007, 12 (04): : 37 - 51
  • [29] Modified Euclidean algorithm block for high-speed Reed-Solomon decoder
    Lee, H
    ELECTRONICS LETTERS, 2001, 37 (14) : 903 - 904
  • [30] Decoding Reed-Solomon codes using Euclid’s algorithm
    Priti Shankar
    Resonance, 2007, 12 (4) : 37 - 51