New degree computationless modified Euclid algorithm and architecture for Reed-Solomon decoder

被引:46
|
作者
Baek, Jae H. [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443794, South Korea
关键词
degree computation circuit; forward error control; low hardware complexity; Reed-Solomon (RS) codes; short latency; systolic array; VLSI design;
D O I
10.1109/TVLSI.2006.878484
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t + 2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-mu m Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders.
引用
收藏
页码:915 / 920
页数:6
相关论文
共 50 条
  • [41] AN LSI FOR A REED-SOLOMON ENCODER DECODER
    ONISHI, K
    SUGIYAMA, K
    ISHIDA, Y
    KUSUONKI, Y
    YAMAGUCHI, T
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1986, 34 (05): : 378 - 378
  • [42] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 320 - 323
  • [43] High-speed VLSI architecture for parallel Reed-Solomon decoder
    Lee, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (02) : 288 - 294
  • [44] An Area Efficient Multi-Mode Architecture for Reed-Solomon Decoder
    Huang, Bei
    Huang, Shuangqu
    Chen, Yun
    Zeng, Xiaoyang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 505 - 508
  • [45] A new algorithm for decoding Reed-Solomon codes
    Gao, SH
    COMMUNICATIONS, INFORMATION AND NETWORK SECURITY, 2003, 712 : 55 - 68
  • [46] An area-efficient Euclidean algorithm block for Reed-Solomon decoder
    Lee, H
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 209 - 210
  • [47] EFFICIENT SEQUENTIAL DECODER FOR REED-SOLOMON CODES
    SHIN, SK
    SWEENEY, P
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (01) : 1 - 6
  • [48] CONCEPTUAL DESIGN FOR A UNIVERSAL REED-SOLOMON DECODER
    MILLER, RL
    DEUTSCH, LJ
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1981, 29 (11) : 1721 - 1722
  • [49] A cellular structure for a versatile Reed-Solomon decoder
    Shayan, YR
    LeNgoc, T
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (01) : 80 - 85
  • [50] Implementation complexity of the decoder of Reed-Solomon code
    Gridnev, O.A.
    Portnoj, S.L.
    Radiotekhnika, 1997, (02): : 36 - 40