New degree computationless modified Euclid algorithm and architecture for Reed-Solomon decoder

被引:46
|
作者
Baek, Jae H. [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Suwon 443794, South Korea
关键词
degree computation circuit; forward error control; low hardware complexity; Reed-Solomon (RS) codes; short latency; systolic array; VLSI design;
D O I
10.1109/TVLSI.2006.878484
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new degree computationless modified Euclid (DCME) algorithm and its dedicated architecture for Reed-Solomon (RS) decoder. This architecture has low hardware complexity compared with conventional modified Euclid (ME) architectures, since it can completely remove the degree computation and comparison circuits. The architecture employing a systolic array requires only the latency of 2t clock cycles to solve the key equation without initial latency. In addition, the DCME architecture using 3t + 2 basic cells has regularity and scalability since it uses only one processing element. Hence, the proposed DCME architecture provides the short latency and low-cost RS decoding. The DCME architecture has been synthesized using the 0.25-mu m Faraday CMOS standard cell library and operates at 200 MHz. The gate count of the DCME architecture is 21760. Hence, the RS decoder using the proposed DCME architecture can reduce the total gate count by at least 23% and the total latency to at least 10% compared with conventional ME decoders.
引用
收藏
页码:915 / 920
页数:6
相关论文
共 50 条
  • [31] An area-efficient VLSI architecture for Reed-Solomon decoder
    Guo, YF
    Li, ZC
    Wang, Q
    INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1154 - 1158
  • [32] A VLSI architecture for cellular automata based Reed-Solomon decoder
    Nandi, S
    Rambabu, C
    Chaudhari, PP
    FOURTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS, AND NETWORKS (I-SPAN'99), PROCEEDINGS, 1999, : 158 - 165
  • [33] VLSI architecture design of modified Euclidean algorithm for reed-solomon code
    Chang, YW
    Jeng, JH
    Truong, TK
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 304 - 306
  • [34] New Cost-Effective Simplified Euclid’s Algorithm for Reed-Solomon Decoders
    Jaehyun Baek
    Myung Hoon Sunwoo
    Journal of Signal Processing Systems, 2013, 71 : 159 - 168
  • [35] New Cost-Effective Simplified Euclid's Algorithm for Reed-Solomon Decoders
    Baek, Jaehyun
    Sunwoo, Myung Hoon
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 71 (02): : 159 - 168
  • [36] New Scalable Decoder Architectures for Reed-Solomon Codes
    Wu, Yingquan
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2015, 63 (08) : 2741 - 2761
  • [37] A PROGRAMMABLE DECODER FOR REED-SOLOMON CODES
    KATSAROS, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1988, 64 (04) : 641 - 647
  • [38] A high speed Reed-Solomon decoder
    Lee, MH
    Choi, SB
    Chang, JS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (04) : 1142 - 1149
  • [39] Implementation of reed-solomon decoder in microblaze
    Gorelova, O. V.
    Sorokin, A. Y.
    2005 15th International Crimean Conference Microwave & Telecommunication Technology, Vols 1 and 2, Conference Proceedings, 2005, : 340 - 341
  • [40] Reliability Analysis of a Reed-Solomon Decoder
    Liu, Kaikai
    Ban, Tian
    Naviner, Lirida
    Naviner, Jean-Francois
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 438 - 441