A New High-Speed Architecture for Reed-Solomon Decoder

被引:0
|
作者
Zhou, Xun [1 ]
He, Xu [1 ]
Zhou, Liang [1 ]
机构
[1] Univ Elect Sci & Technol China, Natl Key Lab Commun, Chengdu 610054, Peoples R China
关键词
Reed-Solomon codes; pipelined decoder; very large scale integration (VLSI); VLSI ARCHITECTURE;
D O I
10.1109/NSWCTC.2009.232
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a new VLSI architecture for decoding Reed-Solomon codes with a modified Berlekamp-Massey algorithm. By employing t-folded architecture, we achieve the highest throughput and the resource utilization efficiency without degrading performance on critical path delay. More interestingly, on the basis of the proposed architecture, further complexity benefit can be realized by sharing hardware units among sub-blocks, which is usually neglected in previous research. Two algorithms using this sharing technique are given and demonstrated to reduce the hardware complexity dramatically. Compared to the current commercial IP core, the proposed architectures are more advantageous in a certain content of the characteristics.
引用
收藏
页码:321 / 325
页数:5
相关论文
共 50 条
  • [21] High-speed architectures for Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 641 - 655
  • [22] Very high-speed Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    2000 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2000, : 419 - 419
  • [23] An area-efficient high-speed reed-solomon decoder in 0.25μm CMOS
    Strollo, AGM
    Petra, N
    De Caro, D
    Napoli, E
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 479 - 482
  • [24] High-speed factorization architecture for soft-decision reed-solomon decoding
    Zhang, Xinmiao
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 370 - 375
  • [25] A high-speed Reed-Solomon decoder using reformulation inversionless Berlekamp-Massey architecture for volume holographic storage
    Hu, DQ
    Xie, CS
    SIXTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE (ISOS 2002), 2003, 5060 : 308 - 311
  • [26] High Speed Versatile Reed-Solomon Decoder for Correcting Errors and Erasures
    王华
    范光荣
    王平勤
    匡镜明
    Journal of Beijing Institute of Technology, 2008, (01) : 81 - 86
  • [27] Efficient recursive cell architecture for the Reed-Solomon decoder
    Lee, DH
    Kim, JT
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (01) : 82 - 86
  • [28] A fast parallel Reed-Solomon decoder on a reconfigurable architecture
    Koohi, A
    Bagherzadeh, N
    Pan, CZ
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 59 - 64
  • [29] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, Arun
    Liu, K.J.R.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2000, 47 (11): : 1254 - 1270
  • [30] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, A
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (11) : 1254 - 1270